Home > Documents > Acer Aspire 8730

Acer Aspire 8730

Date post: 28-Nov-2014
Category:
Author: sadun-caymaz
View: 239 times
Download: 23 times
Share this document with a friend
Embed Size (px)
of 51 /51
5 5 4 4 3 3 2 2 1 1 D D C C B B A A Title Size Document Number Rev Date: Sheet of Wistron Corporation 21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Big Bear 2 -1 BLOCK DIAGRAM Custom 1 50 Wednesday, October 22, 2008 UMA Title Size Document Number Rev Date: Sheet of Wistron Corporation 21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Big Bear 2 -1 BLOCK DIAGRAM Custom 1 50 Wednesday, October 22, 2008 UMA Title Size Document Number Rev Date: Sheet of Wistron Corporation 21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Big Bear 2 -1 BLOCK DIAGRAM Custom 1 50 Wednesday, October 22, 2008 UMA Mobile CPU Cantiga HOST BUS 667/800/[email protected] DDR2 DIMM1 667/800 MHz 667/800MHz 667/800MHz ICH9M X4 DMI 400MHz C-Link0 ODD SATA SATA 1st HDD SATA SATA Blue Tooth (USB) Finger Printer Camera (USB) USB 4 Port USB KBC WPC775 INT. KB Touch Pad MX25L16 W25X16 16M Bits BIOS Launch Buttom DEBUG CONN LPC LPC BUS a/b/g/n Mini Card PCIex1 Kedron BCM5764MKMLG Giga LAN TXFM RJ45 New card PWR SW G577BR91U a/b/g/n Mini Card Kedron MS/MS Pro/xD /MMC/SD 5 in 1 MXM CONN CRT LCD HDMI CLK GEN. RTM875N-606-VD THERMAL EMC2102 OP AMP Codec ALC888S VC Line In MIC In MDC Card G1431Q OP AMP AZALIA MODEM G1412 INT.SPKR Line Out (SPDIF) RJ11 AGTL+ CPU I/F DDR Memory I/F INTEGRATED GRAHPICS LVDS, CRT I/F 6 PCIe ports PCI/PCI BRIDGE ACPI 2.0 4 SATA 12 USB 2.0/1.1 ports PCIex16 667/800 MHz CardReader Realtek RTS5158E ETHERNET (10/100/1000MbE) High Definition Audio LPC I/F Serial Peripheral I/F Matrix Storage Technology(DO) Active Managemnet Technology(DO) Penryn 3 4, 5 6,7,8,9,10,11 12 13 14 15 17 19,20,21,22 23 24 24 25 25 26 27 28 29 29 30 31 31 27 32 32 33 34 34 35 35 35 35 36 36 36 37 37 18 Big Bear 2 Block Diagram PCIex1 PCIex1 INT.MIC Project code: 91.4AV01.001 PCB P/N : 48.4AV01. REVISION : -1 TOP VCC S S GND BOTTOM PCB STACKUP DCBATOUT SYSTEM DC/DC 1D8V_S3 CIR INPUTS SYSTEM DC/DC TPS51125 5V_S5 43 OUTPUTS 36 PCIex1 RT9026 DDR_VREF_S0 44 3D3V_S5 1D8V_S3 45 DCBATOUT 1D05V_S0 INPUTS OUTPUTS TPS51124 DDR_VREF_S3 RT9018A 1D8V_S3 1D5V_S0 44 DDR2 DIMM2 BIOS/DASH 2Mb SPI 37 35 15 46 VGFXCORE 0.7~1.25V OUTPUTS GFXCORE DC/DC INPUTS DCBATOUT ISL6263 47 42 VCC_CORE_S0 0.35~1.5V OUTPUTS CPU DC/DC INPUTS DCBATOUT CHARGER OUTPUTS INPUTS BT+ DCBATOUT DCBATOUT BQ24745 ISL6266A G9131 44 3D3V_S0 2D5V_S0 2nd HDD SATA
Transcript

5

4

3

2

1

Big Bear 2 Block DiagramD

Project code: 91.4AV01.001 PCB P/N : 48.4AV01. REVISION : -1PCB STACKUP

SYSTEM DC/DCTPS51125INPUTS 43 OUTPUTS5V_S5 DCBATOUT

CLK GEN.RTM875N-606-VD3

Mobile CPUPenryn4, 5

THERMAL EMC210223TOP

3D3V_S5

D

SYSTEM DC/DCTPS51124INPUTSDCBATOUT 1D8V_S3 1D05V_S0

45

DDR2 DIMM1667/800 MHz12

HOST BUS 667/800MHz

667/800/[email protected]

CRT LCD

VCC S

17 15S GND

OUTPUTS

CantigaAGTL+ CPU I/F DDR Memory I/F INTEGRATED GRAHPICS LVDS, CRT I/F

DDR2 DIMM2667/800 MHz13C

HDMI18

RT90261D8V_S3

44DDR_VREF_S0 DDR_VREF_S3

BOTTOM

INT.MIC35

Line In35

MIC In35

www.kythuatvitinh.comPCIex166,7,8,9,10,11

667/800MHz

MXM CONN

RT9018A1D8V_S3

44C

X4 DMI 400MHz

C-Link0

30

1D5V_S0

Codec

ICH9M6 PCIe ports ACPI 2.0 4 SATA

PCIex1

Giga LAN

ALC888S VC 33

AZALIA

BCM5764MKMLG 28

TXFM

RJ4529

G9131

44

29

PCI/PCI BRIDGE

PCIex1 PCIex1 PCIex1

New card31

PWR SW G577BR91U32 32

3D3V_S0

2D5V_S0

GFXCORE DC/DCISL6263 INPUTS 46 OUTPUTS VGFXCORE0.7~1.25V

12 USB 2.0/1.1 ports

ETHERNET (10/100/1000MbE) High Definition Audio LPC I/F Serial Peripheral I/F Matrix Storage Technology(DO) Active Managemnet Technology(DO)

Mini CardKedron a/b/g/n

35B

OP AMPG1431Q 34

Mini CardKedron a/b/g/n

31

DCBATOUT

LPC BUS BIOSMX25L16 W25X16 16M Bits37

INT.SPKR35

CPU DC/DCISL6266A 42

B

Line Out (SPDIF)

OP AMP G1412 34 MODEM MDC Card25 19,20,21,22

KBCWPC77536

LPCDEBUG CONN 37

INPUTSDCBATOUT

OUTPUTS VCC_CORE_S00.35~1.5V

RJ11

USB SPI SATABlue Tooth (USB)25

Launch Buttom 14

CHARGERBQ24745 47 OUTPUTS BT+DCBATOUT

Camera (USB) 15 USB 4 Port

Touch Pad 36Finger Printer

INT. KB 36

CIR36

INPUTS

BIOS/DASH 2Mb 37A

1st HDD SATA 24 2nd HDD SATA

26

DCBATOUT

SATAODD SATA 24

CardReader Realtek 27 RTS5158E

MS/MS Pro/xD /MMC/SD5 in 1

UMA

A

27

Digitally signed by dd DN: cn=dd, o=dd, ou=dd, Wistron Corporation 21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, [email protected], Taipei Hsien 221, Taiwan, R.O.C. c=US Title Date: 2009.12.04 19:20:35 +07'00' BLOCK DIAGRAMSize Custom Document Number Rev

Big Bear 2Sheet1

-11 of 50

Date: Wednesday, October 22, 20085 4 3 2

A

Bpage 92

C

ICH9M Functional Strap Definitions Rev.1.5 ICH9 EDS 642879Signal HDA_SDOUT Usage/When Sampled XOR Chain Entrance/ PCIE Port Config1 bit1, Rising Edge of PWROK Comment

ICH9M Integrated Pull-up and Pull-down ResistorsICH9 EDS 642879

Cantiga chipset and ICH9M I/O controller Hub strapping configurationRev.1.5Pin Name CFG[2:0]

D

E

Montevina Platform Design guide 22339page 218 Strap Description FSB Frequency Select Configuration 000 = FSB1067 011 = FSB667 010 = FSB800 others = Reserved

0.5

Allows entrance to XOR Chain testing when TP3 pulled low.When TP3 not pulled low at rising edge of PWROK,sets bit1 of RPC.PC(Config Registers: offset 224h). This signal has weak internal pull-down This signal has a weak internal pull-down. Sets bit0 of RPC.PC(Config Registers:Offset 224h) This signal has a weak internal pull-up. Sets bit2 of RPC.PC2(Config Registers:Offset 0224h) This signal should not be pulled high. ESI compatible mode is for server platforms only. This signal should not be pulled low for desttop and mobile. Sampled low:Top-Block Swap mode(inverts A16 for all cycles targeting FWH BIOS space). Note: Software will not be able to clear the Top-Swap bit until the system is rebooted without GNT3# being pulled down.

SIGNALCL_CLK[1:0] CL_DATA[1:0] CL_RST0# DPRSLPVR/GPIO16 ENERGY_DETECT HDA_BIT_CLK HDA_DOCK_EN#/GPIO33 HDA_RST# HDA_SDIN[3:0] HDA_SDOUT HDA_SYNC GLAN_DOCK# GPIO[20]GNT[3:0]#/GPIO[55,53,51]

Resistor Type/ValuePULL-UP 20K PULL-UP 20K PULL-UP 20K PULL-DOWN 20K PULL-UP 20K PULL-DOWN 20K PULL-UP 20K PULL-DOWN 20K PULL-DOWN 20K PULL-DOWN 20K PULL-DOWN 20KThe pull-up or pull-down active when configured for native GLAN_DOCK# functionality and determined by LAN controller

4

HDA_SYNC GNT2#/ GPIO53 GPIO20 GNT1#/ GPIO51

PCIE config1 bit0, Rising Edge of PWROK. PCIE config2 bit2, Rising Edge of PWROK. Reserved ESI Strap (Server Only) Rising Edge of PWROK

CFG[4:3] CFG8 CFG[15:14] CFG[18:17] CFG5 CFG6

Reserved

4

DMI x2 Select iTPM Host Interface Intel Management engine Crypto strap

0 = DMI x2 1 = DMI x4 (Default) 0= The iTPM Host Interface is enabled(Note2) 1=The iTPM Host Interface is disalbed(default) 0 = Transport Layer Security (TLS) cipher suite with no confidentiality 1 = TLS cipher suite with confidentiality (default) 0 = Reverse Lanes,15->0,14->1 ect.. 1= Normal operation(Default):Lane Numbered in order 0 = Enable (Note 3) 1= Disabled (default) 00 10 01 11 = = = =

GNT3#/ GPIO55

Top-Block Swap Override. Rising Edge of PWROK.

CFG7

GNT0#: SPI_CS1#/ GPIO58

SPI_MOSI

Boot BIOS Destination Selection 0:1. Rising Edge of PWROK. Integrated TPM Enable, Rising Edge of CLPWROK

3GPIO49

DMI Termination Voltage, The signal is required to be low for desktop Rising Edge of PWROK. applications and required to be high for mobile applications.

SATALED# SPKR

PCI Express Lane Reversal. Rising Edge of PWROK. No Reboot. Rising Edge of PWROK.

www.kythuatvitinh.comCFG9 PCIE Graphics Lane Controllable via Boot BIOS Destination bit (Config Registers:Offset 3410h:bit 11:10). GNT0# is MSB, 01-SPI, 10-PCI, 11-LPC. Sample low: the Integrated TPM will be disabled. Sample high: the MCH TPM enable strap is sampled low and the TPM Disable bit is clear, the Integrated TPM will be enable.

PULL-UP 20K PULL-UP 20K PULL-UP 20K PULL-UP 20K PULL-UP 20K PULL-UP 20K PULL-UP 20K PULL-UP 20K PULL-UP 15K PULL-UP 20K

PULL-DOWN 20K

CFG10

PCIE Loopback enable XOR/ALL

GPIO[49]

CFG[13:12]

LDA[3:0]#/FHW[3:0]# LAN_RXD[2:0] LDRQ[0] PME#

Reserve XOR mode Enabled ALLZ mode Enabled (Note 3) Disabled (default)

CFG16

FSB Dynamic ODT

0 = Dynamic ODT Disabled 1 = Dynamic ODT Enabled (Default)

3

LDRQ[1]/GPIO23 PWRBTN#

CFG19

DMI Lane Reversal

0 = Normal operation(Default): Lane Numbered in Order

Signal has weak internal pull-up. Sets bit 27 of MPC.LR(Device 28:Function 0:Offset D8)

SATALED#If sampled high, the system is strapped to the "No Reboot" mode(ICH9 will disable the TCO Timer system reboot feature). The status is readable via the NO REBOOT bit. This signal should not be pull low unless using XOR Chain testing. Sampled low:the Flash Descriptor Security will be overridden. If high,the security measures will be in effect.This should only be enabled in manufacturing environments using an external pull-up resister. SPI_CS1#/GPIO58/CLGPIO6

1 = Reverse Lanes DMI x4 mode[MCH -> ICH]:(3->0,2->1,1->2and0->3) DMI x2 mode[MCH -> ICH]:(3->0,2->1) 0 = Only Digital Display Port or PCIE is operational (Default) 1 =Digital display Port and PCIe are operting simulataneously via the PEG port 0 =No SDVO Card Present (Default)

SPI_MOSI SPI_MISO SPKR TACH_[3:0] TP[3] USB[11:0][P,N]

PULL-DOWN 20K PULL-UP 20K PULL-DOWN 20K PULL-UP 20K PULL-UP 20K PULL-DOWN 15K

CFG20

Digital Display Port (SDVO/DP/iHDMI) Concurrent with PCIe

TP3

XOR Chain Entrance. Rising Edge of PWROK. Flash Descriptor Security Override Strap Rising Edge of PWROK

SDVO_CTRLDATA

SDVO Present 1 = SDVO Card Present 0 = LFP Disabled (Default) Local Flat Panel (LFP) Present

GPIO33/ HDA_DOCK _EN#

L_DDC_DATA

1= LFP Card Present; PCIE disabled

2

SMBusSMBC_Therm SMBD_Therm

Media Board

NOTE: 1. All strap signals are sampled with respect to the leading edge of the (G)MCH Power OK (PWROK) signal. 2. iTPM can be disabled by a 'Soft-Strap' option in the Flash-decriptor section of the Firmware. This 'Soft-Strap' is activated only after enabling iTPM via CFG6. Only one of the CFG10/CFG/12/CFG13 straps can be enabled at any time.

2

Thermal MXM

USB TableUSB

KBC

BAT_SCL BAT_SDA

PCIE RoutingLANE1 LANE2 LANE3 LANE4 LANE5 LANE6 LAN MARVELL 88E8071 MiniCard WLAN MiniCard WWAN/TV JMB385 Card Reader NewCard NC

Pair 0 1 2 3 4 5 6 7 8 9 10 11

Device USB1 USB4 USB2 USB5(DOCK) USB3 Bluetooth FP MINIC1 WEBCAM NEW1 MINIC2 NCSMBC_ICH

BATTERY

CHARGER

1

ICH9M

SO-DIMM

UMA

1

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title

9LPRS365BKLFT DDRSize A3

Document Number

Reference Big Bear 2Sheet 2 of

Rev

-150

Date: Wednesday, October 22, 2008

A

B

C

D

E

3D3V_S0 R216

1D05V_S0

3D3V_S0 R227 3D3V_CLKGEN_S0

1

2

3D3V_48MPWR_S0

R218 1D05V_CLKPLL_S0 C316 SC1U16V3ZY-GP 3D3V_S0

1

1

1

1

1

1

1

1

1

1

1

1

1

DY2CLK48_ICH

C312 Do Not Stuff

C322 SCD1U16V2ZY-2GP

C314 SC4D7U10V5ZY-3GP

C329 SCD1U16V2ZY-2GP SCD1U16V2ZY-2GP

C330 SCD1U16V2ZY-2GP

C318 SCD1U16V2ZY-2GP

C325 SC4D7U10V5ZY-3GP

C311 SCD1U16V2ZY-2GP

C321 SCD1U16V2ZY-2GP

C323 SCD1U16V2ZY-2GP

1

Do Not Stuff

C309 Do Not Stuff Do Not Stuff

2 1 Do Not Stuff C310SCD1U16V2ZY-2GP SCD1U16V2ZY-2GP Do Not Stuff

2 1 Do Not Stuff C331SCD1U16V2ZY-2GP

1

1

C301 Do Not Stuff Do Not Stuff

DY2

2

C306

2

2

2

2

2

2

2

2

2

2

2

2

EMI4

1

2

EC44 Do Not Stuff

4 3 2 1

DY

DY5 6 7 8

RN51 SRN10KJ-6-GP

DY

2

4

RN50 20 7 28 30 SATACLKREQ# CLK_MCH_OE# LAN_CLKREQ# MXM_CLKREQ#

3D3V_CLKGEN_S0 1D05V_CLKPLL_S0 3D3V_48MPWR_S0

1 2 3 4

8 7 6 5

PCLKCLK0 PCLKCLK1 CR#_H CR#_G

SRN470J-3-GP

4 16 9 46 62 23

U13

VDDREF VDD48 VDDPCI VDDSRC VDDCPU VDDPLL3

C328 SC33P50V2JN-3GP

VDD96_IO VDDPLL3_IO VDDSRC_IO VDDSRC_IO VDDSRC_IO VDDCPU_IO

SC1

19 27 43 52 33 56

CL=20pF0.2pF

3

www.kythuatvitinh.com2GEN_XTAL_IN

CPUT0 CPUC0

61 60

CLK_CPU_BCLK 4 CLK_CPU_BCLK# 4

CPU NB

82.30005.891 82.30005.951C324 1 2

1

R226 1

2 Do Not Stuff

GEN_XTAL_OUT

X3 X-14D31818M-35GP

3 2

X1 X2

CPUT1_F CPUC1_F

58 57

CLK_MCH_BCLK 6 CLK_MCH_BCLK# 6 CLK_PCIE_ICH 20 CLK_PCIE_ICH# 20

RN46

SRN33J-5-GP-U

GEN_XTAL_OUT_R

27 20

CLK48_CR CLK48_ICH

2 1

3 4

CLK48

17

CPUT2_ITP/SRCT8 CPUC2_ITP/SRCC8 SRCT7/CR#_F SRCC7/CR#_E SRCT6 SRCC6

2

54 53

SB DMI

USB_48MHZ/FSLA

SC33P50V2JN-3GP

4,7

CPU_SEL0

R221 2

1 2K2R2J-2-GP

51 50

SC

20 PM_STPPCI# 20 PM_STPCPU#

45 44

CLK_PCIE_NEW 31 CLK_PCIE_NEW# 31

New Card

PCI_STOP# CPU_STOP#

3

48 47

CLK_PCIE_MINI1 32 CLK_PCIE_MINI1# 32 CLK_PCIE_LAN 28 CLK_PCIE_LAN# 28

WirelessLAN LAN

3D3V_S0

RN49

3D3V_S0

8 7 6 5

1 2 3 4

PCLKCLK2 PCLKCLK4 PCLKCLK5 CPU_SEL2_R

12,13,22 SMBC_ICH 12,13,22 SMBD_ICH

7 6

SCLK SDATA

SRCT10 SRCC10

41 42 40 39

2 R228

DY

20 CLK_PWRGD 1 Do Not Stuff PCLKCLK0 PCLKCLK1 PCLKCLK2 PCLKCLK3 PCLKCLK4 PCLKCLK5 CPU_SEL2_R

63

CK_PWRGD/PD#

SRCT11/CR#_H SRCC11/CR#_G SRCT9 SRCC9

CR#_H CR#_G

37 38 34 35 31 32 28 29 24 25 20 21DREFSSCLK_1 DREFSSCLK#_1 DREFCLK_1 DREFCLK#_1

SRN10KJ-6-GP 4,7 CPU_SEL2 37 36 20 20 PCLK_FWH PCLK_KBC PCLK_ICH CLK_ICH14 RN48

CLK48_CR

1 2 3 4SRN33J-7-GP

8 7 6 5

8 10 11 12 13 14

CLK_PCIE_PEG 30 CLK_PCIE_PEG# 30 CLK_MCH_3GPLL 7 CLK_MCH_3GPLL# 7 CLK_PCIE_MINI2 32 CLK_PCIE_MINI2# 32 CLK_PCIE_SATA 19 CLK_PCIE_SATA# 19

MXM NB CLK TV SB SATA NB CLK NB CLK (96 MHz)

PCI0/CR#_A PCI1/CR#_B PCI2/TME PCI3 PCI4/27_SELECT PCI_F5/ITP_EN

SRCT4 SRCC4 SRCT3/CR#_C SRCC3/CR#_D SRCT2/SATAT SRCC2/SATAC

EMI

1EC43 Do Not Stuff

4,7

CPU_SEL1 CLK_PWRGD

2

CPU_SEL2_R

64 5 55

DY

FSLB/TEST_MODE REF0/FSLC/TEST_SEL NC#55 GND GNDSRC GNDSRC GNDSRC GNDCPU GND GND48 GNDPCI GNDREF 27MHZ_NONSS/SRCT1/SE1 27MHZ_SS/SRCC1/SE2 SRCT0/DOTT_96 SRCC0/DOTC_96

UMA2 1 2 1 3 4 3 4

RN44 SRN0J-6-GP RN45 SRN0J-6-GP

EMI2

DREFSSCLK 7 DREFSSCLK# 7 DREFCLK 7 DREFCLK# 7

1EC111 Do Not Stuff

DY

GND

2

2

UMA

ICS9LPRS365BKLFT setting table PIN NAME DESCRIPTION PCI0/CR#_AByte 5, bit 7 0 = PCI0 enabled (default) 1= CR#_A enabled. Byte 5, bit 6 controls whether CR#_A controls SRC0 or SRC2 pair Byte 5, bit 6 0 = CR#_A controls SRC0 pair (default), 1= CR#_A controls SRC2 pair Byte 5, bit 5 0 = PCI1 enabled (default) 1= CR#_B enabled. Byte 5, bit 6 controls whether CR#_B controls SRC1 or SRC4 pair Byte 5, bit 4 0 = CR#_B controls SRC1 pair (default) 1= CR#_B controls SRC4 pair 0 = Overclocking of CPU and SRC Allowed 1 = Overclocking of CPU and SRC NOT allowed 3.3V PCI clock output

18 15 1

22 30 36 49 59 26

71.09365.A03 71.00875.C03 RTM875N-606-VD-GRT-GP

65

ICS9LPRS365BKLFT-GP-U

SEL2 SEL1 SEL0 FSC FSB FSA PIN NAME SRCC3/CR#_D SRCC7/CR#_E DESCRIPTIONByte 5, bit 1 0 = SRC3 enabled (default) 1= CR#_D enabled. Byte 5, bit 0 controls whether CR#_D controls SRC1 or SRC4 pair Byte 5, bit 0 0 = CR#_D controls SRC1 pair (default) 1= CR#_D controls SRC4 pair Byte 6, bit 7 0 = SRC7# enabled (default) 1= CR#_F controls SRC6 Byte 6, bit 6 0 = SRC7 enabled (default) 1= CR#_F controls SRC8 Byte 6, bit 5 0 = SRC11# enabled (default) 1= CR#_G controls SRC9 Title Byte 6, bit 4 0 = SRC11 enabled (default) 1= CR#_H controls SRC10 UMA

CPU100M 133M 166M 200M 266M

FSBX 533M 667M 800M 1066M1

PCI1/CR#_B PCI2/TME PCI31

1 0 0 0 0

0 0 1 1 0

1 1 1 0 0

PCI4/27M_SEL PCI_F5/ITP_EN SRCT3/CR#_C

0 = Pin24 as SRC-1, Pin25 as SRC-1#, Pin20 as DOT96, Pin21 as DOT96# 1 = Pin24 as 27MHz, Pin25 as 27MHz_SS, Pin20 as SRC-0, Pin21 as SRC-0# 0 =SRC8/SRC8# 1 = ITP/ITP# Byte 5, bit 3 0 = SRC3 enabled (default) 1= CR#_C enabled. Byte 5, bit 2 controls whether CR#_C controls SRC0 or SRC2 pair Byte 5, bit 2 0 = CR#_C controls SRC0 pair (default), 1= CR#_C controls SRC2 pair

SRCT7/CR#_F SRCC11/CR#_G SRCT11/CR#_H

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.

Size

Document Number

Clock Generator Big Bear 2SheetE

Rev

-13 of 50

Date: Wednesday, October 22, 2008A B C D

A

B

C

D

E

6

H_A#[35..3]

H_A#[35..3] H_DINV#[3..0] H_DSTBN#[3..0] CPU1A 1 OF 4 H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 TP274 Do Not Stuff 6 6 6 Place testpoint on H_IERR# with a GND 0.1" away H_DSTBP#[3..0] H_D#[63..0] H_DINV#[3..0] H_DSTBN#[3..0] H_DSTBP#[3..0] H_D#[63..0] 64

6 6 6

4

6 6

H_ADSTB#0 H_REQ#[4..0]

3

Side Band Non GTL6 19 19 19 19 19 19 19

www.kythuatvitinh.comH_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35

H_ADSTB#1 H_A20M# H_FERR# H_IGNNE# H_STPCLK# H_INTR H_NMI H_SMI#

Y2 U5 R3 W6 U4 Y5 U1 R4 T5 T3 W2 W5 Y4 U2 V4 W3 AA4 AB2 AA3 V1 A6 A5 C4 D5 C6 B4 A3 M4 N5 T2 V3 B2 C3 D2 D22 D3 F6 B1

A17# A18# A19# A20# A21# A22# A23# A24# A25# A26# A27# A28# A29# A30# A31# A32# A33# A34# A35# ADSTB1# A20M# FERR# IGNNE# STPCLK# LINT0 LINT1 SMI#

HIT# HITM#

XDP/ITP SIGNALS

BPM0# BPM1# BPM2# BPM3# PRDY# PREQ# TCK TDI TDO TMS TRST# DBR#

AD4 AD3 AD1 AC4 AC2 AC1 AC5 AA6 AB3 AB5 AB6 C20

XDP_BPM#0 XDP_BPM#1 XDP_BPM#2 XDP_BPM#3 XDP_BPM#4 XDP_BPM#5 XDP_TCK XDP_TDI XDP_TDO XDP_TMS XDP_TRST# XDP_DBRESET#

TP272 TP18 TP21 TP19 TP20 TP22 TP17 TP273 TP23 TP24 TP271 TP29

Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff

1

G6 E4

H_HIT# H_HITM#

6 6

H_THERMDA

DY

H_THERMDC

2

C74 Do Not Stuff

DATA GRP2

H_REQ#0 K3 H_REQ#1 H2 H_REQ#2 K2 H_REQ#3 J3 H_REQ#4 L1

REQ0# REQ1# REQ2# REQ3# REQ4#

RESET# RS0# RS1# RS2# TRDY#

C1 F3 F4 G3 G2

H_RS#0 H_RS#1 H_RS#2

6

CPU_PROCHOT#

1 2

J4 L5 L4 K5 M3 N2 J1 N3 P5 P2 L2 P4 P1 R1 M1

A3# A4# A5# A6# A7# A8# A9# A10# A11# A12# A13# A14# A15# A16# ADSTB0#

ADS# BNR# BPRI#

H1 E2 G5 H5 F21 E1 F1 D20 B3 H4

H_ADS# H_BNR# H_BPRI#

THERMTRIP#

C7

PM_THRMTRIP-A# 7,19,40

HCLK

BCLK0 BCLK1

A22 A21

CLK_CPU_BCLK 3 CLK_CPU_BCLK# 3 PM_THRMTRIP# should connect to ICH9 and MCH without T-ing ( No stub) Layout Note: "CPU_GTLREF0" 0.5" max length.

1D05V_S0

2

RSVD#M4 RSVD#N5 RSVD#T2 RSVD#V3 RSVD#B2 RSVD#C3 RSVD#D2 RSVD#D22 RSVD#D3 RSVD#F6 KEY_NC

2

DATA GRP3

ADDR GROUP 0 ADDR GROUP 1

CONTROL

DEFER# DRDY# DBSY# BR0# IERR# INIT# LOCK#

H_DEFER# 6 H_DRDY# 6 H_DBSY# 6 H_BREQ#0 6 H_IERR# H_INIT# 19 TP27 Do Not Stuff

1D05V_S0

4 3RN8 SRN56J-4-GP CPU1B 2 OF 4 H_IERR# H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15

H_LOCK# 6 H_CPURST# 6,39 H_RS#[2..0]

H_TRDY# 6

6 6 6

H_DSTBN#0 H_DSTBP#0 H_DINV#0

E22 F24 E26 G22 F23 G25 E25 E23 K24 G24 J24 J23 H22 F26 K22 H23 J26 H26 H25

D0# D1# D2# D3# D4# D5# D6# D7# D8# D9# D10# D11# D12# D13# D14# D15# DSTBN0# DSTBP0# DINV0# D16# D17# D18# D19# D20# D21# D22# D23# D24# D25# D26# D27# D28# D29# D30# D31# DSTBN1# DSTBP1# DINV1# GTLREF TEST1 TEST2 TEST3 TEST4 TEST5 TEST6 BSEL0 BSEL1 BSEL2

D32# D33# D34# D35# D36# D37# D38# D39# D40# D41# D42# D43# D44# D45# D46# D47# DSTBN2# DSTBP2# DINV2# D48# D49# D50# D51# D52# D53# D54# D55# D56# D57# D58# D59# D60# D61# D62# D63# DSTBN3# DSTBP3# DINV3#

Y22 AB24 V24 V26 V23 T22 U25 U23 Y25 W22 Y23 W24 W25 AA23 AA24 AB25 Y26 AA26 U22

H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47

DATA GRP0

3

H_DSTBN#2 6 H_DSTBP#2 6 H_DINV#2 6

THERMAL

PROCHOT# THRMDA THRMDC

D21 A24 B25

CPU_PROCHOT# H_THERMDA 23 H_THERMDC 23

DY

1 R73

2 Do Not Stuff

CPU_PROCHOT#_R

42

RESERVED

R64 1KR2F-3-GP

6 6 6

H_DSTBN#1 H_DSTBP#1 H_DINV#1

H_D#16 N22 H_D#17 K25 H_D#18 P26 H_D#19 R23 H_D#20 L23 H_D#21 M24 H_D#22 L22 H_D#23 M23 H_D#24 P25 H_D#25 P23 H_D#26 P22 H_D#27 T24 H_D#28 R24 H_D#29 L25 H_D#30 T25 H_D#31 N25 L26 M26 N24

AE24 AD24 AA21 AB22 AB21 AC26 AD20 AE22 AF23 AC25 AE21 AD21 AC22 AD23 AF22 AC23 AE25 AF24 AC20 R26 U26 AA1 Y1 E5 B5 D24 D6 D7 AE6

H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63

DATA GRP1

1

1

1

2

BGA479-SKT6-GPU7

2

62.10079.001 62.10053.4011D05V_S0

ICH ICH

H_DSTBN#3 6 H_DSTBP#3 6 H_DINV#3 6 COMP0 COMP1 COMP2 COMP3 R70 R69 R66 R68

CPU_GTLREF0 Do Not Stuff TP28 C48 Do Not Stuff Do Not Stuff Do Not Stuff TP144 Do Not Stuff TP148 3,7 3,7 3,7 CPU_SEL0 CPU_SEL1 CPU_SEL2

R63 2KR2F-3-GP

DY

AD26 TEST1 C23 TEST2 D25 RSVD_CPU_12 C24 TEST4 AF26 RSVD_CPU_13 AF1 RSVD_CPU_14 A26 B22 B23 C21

MISC

COMP0 COMP1 COMP2 COMP3 DPRSTP# DPSLP# DPWR# PWRGOOD SLP# PSI#

1 1 1 1

2 2 2 2

27D4R2F-L1-GP 54D9R2F-L1-GP 27D4R2F-L1-GP 54D9R2F-L1-GP

2

H_DPRSTP# 7,19,42 H_DPSLP# 19 H_DPWR# 6 H_PWRGD 19,39,40 H_CPUSLP# 6 PSI# 42

BGA479-SKT6-GPU7

62.10079.001 62.10053.401

RN3 XDP_TDI XDP_TMS XDP_BPM#5

Follow Demo Circuit8 7 6 5

1 2 3 4

SRN56J-5-GP H_CPURST# R71

1 R75 1 R72C43

DY DY2

2 TEST1 Do Not Stuff 2TEST2 Do Not Stuff

Net "TEST4" as short as possible, make sure "TEST4" routing is reference to GND and away other noisy signals

Layout Note: Comp0, 2 connect with Zo=27.4 ohm, make trace length shorter than 0.5" . Comp1, 3 connect with Zo=55 ohm, make trace length shorter than 0.5" .

1

DY

2 Do Not Stuff

RN21

TEST4 1 Do Not Stuff

XDP_TCK XDP_TRST#

1 2

4 3SRN56J-4-GP

DY3D3V_S0 UMA1

All place within 2" to CPU

XDP_DBRESET# R74

1

DY

2 Do Not Stuff1D05V_S0 Title

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.

XDP_TDO R65

1

DY

2 Do Not StuffSize

Document Number

CPU (1 of 2) Big Bear 2SheetE

Rev

-14 of 50

Date: Wednesday, October 22, 2008A B C D

A

B

C

D

E

VCC_CORE VCC_CORE VCC_CORE4

CPU1D

4 OF 4

VCC_CORE

1

1

1

C53 Do Not Stuff

C45 Do Not Stuff Do Not Stuff

C68 Do Not Stuff Do Not Stuff

1

CPU1C3 OF 4

C71 Do Not Stuff Do Not Stuff

3

2

A7 A9 A10 A12 A13 A15 A17 A18 A20 B7 B9 B10 B12 B14 B15 B17 B18 B20 C9 C10 C12 C13 C15 C17 C18 D9 D10 D12 D14 D15 D17 D18 E7 E9 E10 E12 E13 E15 E17 E18 E20 F7 F9 F10 F12 F14 F15 F17 F18 F20 AA7 AA9 AA10 AA12 AA13 AA15 AA17 AA18 AA20 AB9 AC10 AB10 AB12 AB14 AB15 AB17 AB18

www.kythuatvitinh.comSC10U6D3V5MX-3GP SC10U6D3V5MX-3GP SC10U6D3V5MX-3GP SC10U6D3V5MX-3GP SC10U6D3V5MX-3GP Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff

VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC

VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC

2

2

2

2

2

G7

VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCA VCCA VID0 VID1 VID2 VID3 VID4 VID5 VID6 VCCSENSE VSSSENSE

G21 V6 J6 K6 M6 J21 K21 M21 N21 N6 R21 R6 T21 T6 V21 W21 B26 C26 AD6 AF5 AE5 AF4 AE3 AF3 AE2 AF7 AE7

VCCP_1D05

1

2Do Not Stuff

1

C56 SCD1U10V2KX-4GP

1

C61 SCD1U16V2KX-3GP

DY

DY

2

2

DY

layout note: "1D5V_VCCA_S0" as short as possible1D5V_S0 1D5V_VCCA_S0 L11

1 1H_VID0 H_VID1 H_VID2 H_VID3 H_VID4 H_VID5 H_VID6 H_VID[6..0] VCC_CORE 42 C418 SCD01U16V2KX-3GP

2

1

C420 SC10U6D3V5MX-3GP

HCB1608KF121T30-GP

68.00230.041 68.00206.021

2

AB20 AB7 AC7 AC9 AC12 AC13 AC15 AC17 AC18 AD7 AD9 AD10 AD12 AD14 AD15 AD17 AD18 AE9 AE10 AE12 AE13 AE15 AE17 AE18 AE20 AF9 AF10 AF12 AF14 AF15 AF17 AF18 AF20

TC1 ST900U2D5VM-1-GP

77.E9071.011 NEC

TP146 Do Not Stuff

DY

DY

DY

DY

VCC_CORE

C469

C464

C47

C46

C467

C52

C466

C51

C465

DY

DY

DY

DY

1D05V_S0

C64 SCD1U10V2KX-4GP

C59 Do Not Stuff Do Not Stuff

C62 Do Not Stuff Do Not Stuff

C58

1D05V_S0

C60 SCD1U16V2KX-3GP

C57 SCD1U16V2KX-3GP

R60 100R2F-L1-GP-U

VCC_SENSE 42 VSS_SENSE 42

BGA479-SKT6-GPU7

62.10079.001 62.10053.4012

R62 100R2F-L1-GP-U

Layout Note: VCCSENSE and VSSSENSE lines should be of equal length.

A4 A8 A11 A14 A16 A19 A23 AF2 B6 B8 B11 B13 B16 B19 B21 B24 C5 C8 C11 C14 C16 C19 C2 C22 C25 D1 D4 D8 D11 D13 D16 D19 D23 D26 E3 E6 E8 E11 E14 E16 E19 E21 E24 F5 F8 F11 F13 F16 F19 F2 F22 F25 G4 G1 G23 G26 H3 H6 H21 H24 J2 J5 J22 J25 K1 K4 K23 K26 L3 L6 L21 L24 M2 M5 M22 M25 N1 N4 N23 N26 P3

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

P6 P21 P24 R2 R5 R22 R25 T1 T4 T23 T26 U3 U6 U21 U24 V2 V5 V22 V25 W1 W4 W23 W26 Y3 Y6 Y21 Y24 AA2 AA5 AA8 AA11 AA14 AA16 AA19 AA22 AA25 AB1 AB4 AB8 AB11 AB13 AB16 AB19 AB23 AB26 AC3 AC6 AC8 AC11 AC14 AC16 AC19 AC21 AC24 AD2 AD5 AD8 AD11 AD13 AD16 AD19 AD22 AD25 AE1 AE4 AE8 AE11 AE14 AE16 AE19 AE23 AE26 A2 AF6 AF8 AF11 AF13 AF16 AF19 AF21 A25 AF25

1 4

4

2

2

2

2

1

1

1

1

1

1

1

1

2

2

2

2

2

2

2

2

2

1

2 3

3

1

1

1

1

1

1

Do Not Stuff

2

2

1

2

Do Not Stuff TP145

2

1

Do Not Stuff TP147 TP155 Do Not Stuff

TP149 Do Not Stuff

1

Layout Note: Provide a test point (with no stub) to connect a differential probe between VCCSENSE and VSSSENSE at the location where the two 54.9ohm resistors terminate the 55 ohm transmission line.

BGA479-SKT6-GPU7

62.10079.001 62.10053.4011

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title Size Document Number

CPU (2 of 2) Big Bear 2SheetE

Rev

-15 of 50

Date: Wednesday, October 22, 2008A B C D

5

4

3

2

1

NB1A 4 H_D#[63..0] H_D#[63..0] H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63

1 OF 10 H_A#[35..3]

D

H_SWING routing Trace width and Spacing use 10 / 20 mil H_SWING Resistors and Capacitors close MCH 500 mil ( MAX )1

1D05V_S0

R80 221R2F-2-GP

H_SWING C115 SCD1U10V2KX-4GP

2

R86 100R2F-L1-GP-U

C

H_RCOMP routing Trace width and Spacing use 10 / 20 mil1 R79 2 24D9R2F-L-GPH_RCOMP

HOST

www.kythuatvitinh.comH_ADS# H_ADSTB#_0 H_ADSTB#_1 H_BNR# H_BPRI# H_BREQ# H_DEFER# H_DBSY# HPLL_CLK HPLL_CLK# H_DPWR# H_DRDY# H_HIT# H_HITM# H_LOCK# H_TRDY# H12 B16 G17 A9 F11 G12 E9 B10 AH7 AH6 J11 F9 H9 E12 H11 C9H_ADS# 4 H_ADSTB#0 4 H_ADSTB#1 4 H_BNR# 4 H_BPRI# 4 H_BREQ#0 4 H_DEFER# 4 H_DBSY# 4 CLK_MCH_BCLK 3 CLK_MCH_BCLK# 3 H_DPWR# 4 H_DRDY# 4 H_HIT# 4 H_HITM# 4 H_LOCK# 4 H_TRDY# 4 H_DINV#[3..0]

Place them near to the chip ( < 0.5")

B

F2 G8 F8 E6 G2 H6 H2 F6 D4 H3 M9 M11 J1 J2 N12 J6 P2 L2 R2 N9 L6 M5 J3 N2 R1 N5 N6 P13 N8 L7 N10 M3 Y3 AD14 Y6 Y10 Y12 Y14 Y7 W2 AA8 Y9 AA13 AA9 AA11 AD11 AD10 AD13 AE12 AE9 AA2 AD8 AA3 AD3 AD7 AE14 AF3 AC1 AE3 AC3 AE11 AE8 AG2 AD6

H_D#_0 H_D#_1 H_D#_2 H_D#_3 H_D#_4 H_D#_5 H_D#_6 H_D#_7 H_D#_8 H_D#_9 H_D#_10 H_D#_11 H_D#_12 H_D#_13 H_D#_14 H_D#_15 H_D#_16 H_D#_17 H_D#_18 H_D#_19 H_D#_20 H_D#_21 H_D#_22 H_D#_23 H_D#_24 H_D#_25 H_D#_26 H_D#_27 H_D#_28 H_D#_29 H_D#_30 H_D#_31 H_D#_32 H_D#_33 H_D#_34 H_D#_35 H_D#_36 H_D#_37 H_D#_38 H_D#_39 H_D#_40 H_D#_41 H_D#_42 H_D#_43 H_D#_44 H_D#_45 H_D#_46 H_D#_47 H_D#_48 H_D#_49 H_D#_50 H_D#_51 H_D#_52 H_D#_53 H_D#_54 H_D#_55 H_D#_56 H_D#_57 H_D#_58 H_D#_59 H_D#_60 H_D#_61 H_D#_62 H_D#_63

H_A#_3 H_A#_4 H_A#_5 H_A#_6 H_A#_7 H_A#_8 H_A#_9 H_A#_10 H_A#_11 H_A#_12 H_A#_13 H_A#_14 H_A#_15 H_A#_16 H_A#_17 H_A#_18 H_A#_19 H_A#_20 H_A#_21 H_A#_22 H_A#_23 H_A#_24 H_A#_25 H_A#_26 H_A#_27 H_A#_28 H_A#_29 H_A#_30 H_A#_31 H_A#_32 H_A#_33 H_A#_34 H_A#_35

A14 C15 F16 H13 C18 M16 J13 P16 R16 N17 M13 E17 P17 F17 G20 B19 J16 E20 H16 J20 L17 A17 B17 L16 C21 J17 H20 B18 K17 B20 F21 K21 L20

H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35

H_A#[35..3]

4

D

2

1

2

1

C

H_DINV#_0 H_DINV#_1 H_DINV#_2 H_DINV#_3 H_DSTBN#_0 H_DSTBN#_1 H_DSTBN#_2 H_DSTBN#_3 H_DSTBP#_0 H_DSTBP#_1 H_DSTBP#_2 H_DSTBP#_3 H_REQ#_0 H_REQ#_1 H_REQ#_2 H_REQ#_3 H_REQ#_4 H_RS#_0 H_RS#_1 H_RS#_2

J8 L3 Y13 Y1 L10 M7 AA5 AE6 L9 M8 AA6 AE5 B15 K13 F13 B13 B14 B6 F12 C8

H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3 H_DSTBN#[3..0] H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3 H_DSTBP#[3..0] H_DSTBP#0 H_DSTBP#1 H_DSTBP#2 H_DSTBP#3 H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4 H_RS#0 H_RS#1 H_RS#2

H_DINV#[3..0]

4

H_DSTBN#[3..0]

4

H_DSTBP#[3..0]

4

B

1D05V_S0

H_REQ#[4..0]

4

2

H_SWING H_RCOMP R302 1KR2F-3-GP 4,39 H_CPURST# 4 H_CPUSLP# H_AVREF SCD1U16V2ZY-2GP

C5 E3 C12 E11 A11 B11

H_SWING H_RCOMP H_CPURST# H_CPUSLP# H_AVREF H_DVREF

H_RS#[2..0]

4

1

1

2

R301 2KR2F-3-GP

1

C497 CANTIGA-GM-GP-U-NF

71.CNTIG.00U

71.CNTIG.D1UUMAA

A

2

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title Size Document Number

Cantiga (1 of 6) Big Bear 2Sheet1

Rev

-16 of 50

Date: Wednesday, October 22, 20085 4 3 2

5

4

3

2

1

NB1B

2 OF 10 NB1C 3 OF 10 1D05V_S0

1D8V_S3

R133 1KR2F-3-GP

SM_RCOMP_VOH

D

C167

C171 SC2D2U6D3V3MX-1-GP SM_RCOMP_VOL

RESERVED#M36 RESERVED#N36 RESERVED#R33 RESERVED#T33 RESERVED#AH9 RESERVED#AH10 RESERVED#AH12 RESERVED#AH13 RESERVED#K12 RESERVED#AL34 RESERVED#AK34 RESERVED#AN35 RESERVED#AM35 RESERVED#T24

DDR CLK/ CONTROL/COMPENSATION

1

1

1

M36 N36 R33 T33 AH9 AH10 AH12 AH13 K12 AL34 AK34 AN35 AM35 T24 B31 B2 M1 AY21

SA_CK_0 SA_CK_1 SB_CK_0 SB_CK_1 SA_CK#_0 SA_CK#_1 SB_CK#_0 SB_CK#_1 SA_CKE_0 SA_CKE_1 SB_CKE_0 SB_CKE_1 SA_CS#_0 SA_CS#_1 SB_CS#_0 SB_CS#_1 SA_ODT_0 SA_ODT_1 SB_ODT_0 SB_ODT_1 SM_RCOMP SM_RCOMP# SM_RCOMP_VOH SM_RCOMP_VOL SM_VREF SM_PWROK SM_REXT SM_DRAMRST#

AP24 AT21 AV24 AU20 AR24 AR21 AU24 AV20 BC28 AY28 AY36 BB36 BA17 AY16 AV16 AR13 BD17 AY17 BF15 AY13 BG22 BH21 BF28 BH28 AV42 AR36 BF17 BC36 B38 A38 E41 F41

M_CLK_DDR0 12 M_CLK_DDR1 12 M_CLK_DDR2 13 M_CLK_DDR3 13 M_CLK_DDR#0 M_CLK_DDR#1 M_CLK_DDR#2 M_CLK_DDR#3 M_CKE0 M_CKE1 M_CKE2 M_CKE3 M_CS0# M_CS1# M_CS2# M_CS3# M_ODT0 M_ODT1 M_ODT2 M_ODT3 M_RCOMPP M_RCOMPN SM_RCOMP_VOH SM_RCOMP_VOL DDR_VREF_S3 12 12 13 13 12 12 13 13 12 12 13 13 12 12 13 13

15 L_BKLTCTL 36 GMCH_BL_ON Do Not Stuff TP270 Do Not Stuff TP281 15 CLK_DDC_EDID 15 DAT_DDC_EDID 15 GMCH_LCDVDD_ON Do Not Stuff 15 15 15 15

L_BKLTCTL GMCH_BL_ON LCTLA_CLK LCTLB_DATA CLK_DDC_EDID DAT_DDC_EDID

L32 G32 M32 M33 K33 J33

L_BKLT_CTRL L_BKLT_EN L_CTRL_CLK L_CTRL_DATA L_DDC_CLK L_DDC_DATA L_VDD_EN LVDS_IBG LVDS_VBG LVDS_VREFH LVDS_VREFL LVDSA_CLK# LVDSA_CLK LVDSB_CLK# LVDSB_CLK LVDSA_DATA#_0 LVDSA_DATA#_1 LVDSA_DATA#_2 LVDSA_DATA#_3 LVDSA_DATA_0 LVDSA_DATA_1 LVDSA_DATA_2 LVDSA_DATA_3 LVDSB_DATA#_0 LVDSB_DATA#_1 LVDSB_DATA#_2 LVDSB_DATA#_3 LVDSB_DATA_0 LVDSB_DATA_1 LVDSB_DATA_2 LVDSB_DATA_3

PEG_COMPI PEG_COMPO PEG_RX#_0 PEG_RX#_1 PEG_RX#_2 PEG_RX#_3 PEG_RX#_4 PEG_RX#_5 PEG_RX#_6 PEG_RX#_7 PEG_RX#_8 PEG_RX#_9 PEG_RX#_10 PEG_RX#_11 PEG_RX#_12 PEG_RX#_13 PEG_RX#_14 PEG_RX#_15 PEG_RX_0 PEG_RX_1 PEG_RX_2 PEG_RX_3 PEG_RX_4 PEG_RX_5 PEG_RX_6 PEG_RX_7 PEG_RX_8 PEG_RX_9 PEG_RX_10 PEG_RX_11 PEG_RX_12 PEG_RX_13 PEG_RX_14 PEG_RX_15 PEG_TX#_0 PEG_TX#_1 PEG_TX#_2 PEG_TX#_3 PEG_TX#_4 PEG_TX#_5 PEG_TX#_6 PEG_TX#_7 PEG_TX#_8 PEG_TX#_9 PEG_TX#_10 PEG_TX#_11 PEG_TX#_12 PEG_TX#_13 PEG_TX#_14 PEG_TX#_15 PEG_TX_0 PEG_TX_1 PEG_TX_2 PEG_TX_3 PEG_TX_4 PEG_TX_5 PEG_TX_6 PEG_TX_7 PEG_TX_8 PEG_TX_9 PEG_TX_10 PEG_TX_11 PEG_TX_12 PEG_TX_13 PEG_TX_14 PEG_TX_15

T37 T36 H44 J46 L44 L40 N41 P48 N44 T43 U43 Y43 Y48 Y36 AA43 AD37 AC47 AD39 H43 J44 L43 L41 N40 P47 N43 T42 U42 Y42 W47 Y37 AA42 AD36 AC48 AD40

PEG_CMP 2 R142 PEG_RXN0 PEG_RXN1 PEG_RXN2 PEG_RXN3 PEG_RXN4 PEG_RXN5 PEG_RXN6 PEG_RXN7 PEG_RXN8 PEG_RXN9 PEG_RXN10 PEG_RXN11 PEG_RXN12 PEG_RXN13 PEG_RXN14 PEG_RXN15 PEG_RXP0 PEG_RXP1 PEG_RXP2 PEG_RXP3 PEG_RXP4 PEG_RXP5 PEG_RXP6 PEG_RXP7 PEG_RXP8 PEG_RXP9 PEG_RXP10 PEG_RXP11 PEG_RXP12 PEG_RXP13 PEG_RXP14 PEG_RXP15

1 49D9R2F-GP

Close to GMCH as 500 mils.PEG_RXN[15..0] 30

1

2

2

2

R126 3K01R2F-3-GP

SCD01U16V2KX-3GP

RESERVED#B31 RESERVED#B2 RESERVED#M1 RESERVED#AY21

GMCH_LCDVDD_ON M29 LIBG C44 L_LVBG B43 E37 E38 C41 GMCH_TXACLKC40 GMCH_TXACLK+ B37 GMCH_TXBCLKA37 GMCH_TXBCLK+ TP287

2

D

RSVD

LVDS

C522

C526 SC2D2U6D3V3MX-1-GP

2

2

BG23 BF23 BH18 BF18

RESERVED#BG23 RESERVED#BF23 RESERVED#BH18 RESERVED#BF18

15 GMCH_TXAOUT0+ 15 GMCH_TXAOUT1+ 15 GMCH_TXAOUT2+ 15 GMCH_TXBOUT015 GMCH_TXBOUT115 GMCH_TXBOUT215 GMCH_TXBOUT0+ 15 GMCH_TXBOUT1+ 15 GMCH_TXBOUT2+

H48 D45 F40 B40 A41 H38 G37 J37 B42 G38 F37 K37

layout take note

1

DDR2 : connect to GNDSM_REXT R91 1 TP_SM_DRAMRST# DREFCLK DREFCLK# DREFSSCLK DREFSSCLK#

C227 SCD1U10V2KX-4GP

1D8V_S3

DDR2 : Leave as NC

2 499R2F-2-GP TP283 Do Not StuffDREFCLK 3 DREFCLK# 3 DREFSSCLK 3 DREFSSCLK# 3

2

GRAPHICS

R314 1KR2F-3-GP

SCD01U16V2KX-3GP

15 GMCH_TXAOUT015 GMCH_TXAOUT115 GMCH_TXAOUT2-

H47 E46 G40 A40

1

1

1

PEG_RXP[15..0] 30

2

3D3V_S0

2

C

R128

1

2Do Not Stuff

CFG20

DYR121

www.kythuatvitinh.comCLKR312 80D6R2F-L-GP

PCI-EXPRESS

DPLL_REF_CLK DPLL_REF_CLK# DPLL_REF_SSCLK DPLL_REF_SSCLK# PEG_CLK PEG_CLK#

PEG_TXN[15..0] 30

F43 E43

CLK_MCH_3GPLL 3 CLK_MCH_3GPLL# 3

TVA_DAC TVB_DAC TVC_DAC

F25 H25 K25 H24

TVA_DAC TVB_DAC TVC_DAC TV_RTN

M_RCOMPP

M_RCOMPN

DMI_RXN_0 DMI_RXN_1 DMI_RXN_2 DMI_RXN_3

1

AE41 AE37 AE47 AH39

DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3 DMI_TXP0 DMI_TXP1 DMI_TXP2 DMI_TXP3

DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3

20 20 20 20

C31 E32

R310 80D6R2F-L-GP

3,4 3,4 3,4

CPU_SEL0 CPU_SEL1 CPU_SEL2

2

1

CFG6

DMI

R122

Do Not Stuff

CFG9

DY

2

1Do Not Stuff

CFG9 CFG20

GRAPHICS VID

DY20 PM_SYNC# 4,19,42 H_DPRSTP# 20,23 PWROK 20,27,28,30,31,32,36,37 R148 1 PM_SYNC# H_DPRSTP# PM_EXTTS#0 PM_EXTTS#1 PWROK_GD RSTIN# PM_THRMTRIP-A# PM_DPRSLPVR

T25 R25 P25 P20 P24 C25 N24 M24 E21 C23 C24 N21 P21 T21 R20 M20 L21 H21 P29 R28 T28

CFG_0 CFG_1 CFG_2 CFG_3 CFG_4 CFG_5 CFG_6 CFG_7 CFG_8 CFG_9 CFG_10 CFG_11 CFG_12 CFG_13 CFG_14 CFG_15 CFG_16 CFG_17 CFG_18 CFG_19 CFG_20

DMI_RXP_0 DMI_RXP_1 DMI_RXP_2 DMI_RXP_3 DMI_TXN_0 DMI_TXN_1 DMI_TXN_2 DMI_TXN_3

AE40 AE38 AE48 AH40

TV_DCONSEL_0 TV_DCONSEL_1

DMI_TXP0 20 DMI_TXP1 20 DMI_TXP2 20 DMI_TXP3 20 20 20 20 20

J41 GTXN0 M46 GTXN1 M47 GTXN2 M40 GTXN3 M42 GTXN4 R48 GTXN5 N38 GTXN6 T40 GTXN7 U37 GTXN8 U40 GTXN9 Y40 GTXN10 AA46 GTXN11 AA37 GTXN12 AA40 GTXN13 AD43 GTXN14 AC46 GTXN15 J42 GTXP0 L46 GTXP1 M48 GTXP2 M39 GTXP3 M43 GTXP4 R47 GTXP5 N37 GTXP6 T39 GTXP7 U36 GTXP8 U39 GTXP9 Y39 GTXP10 Y46 GTXP11 AA36 GTXP12 AA39 GTXP13 AD42 GTXP14 AD46 GTXP15

1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS 1 DIS

2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2

C461 C459 C457 C455 C436 C453 C434 C451 C432 C449 C430 C447 C428 C445 C426 C443 C462 C460 C458 C456 C437 C454 C435 C452 C433 C450 C431 C448 C429 C446 C427 C444

Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff

PEG_TXN0 PEG_TXN1 PEG_TXN2 PEG_TXN3 PEG_TXN4 PEG_TXN5 PEG_TXN6 PEG_TXN7 PEG_TXN8 PEG_TXN9 PEG_TXN10 PEG_TXN11 PEG_TXN12 PEG_TXN13 PEG_TXN14 PEG_TXN15

2

1

TV

C

AE35 AE43 AE46 AH42

DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3

DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3

17

GMCH_BLUE

GMCH_BLUE

E28

CRT_BLUE

17 GMCH_GREEN 17 GMCH_RED

GMCH_GREEN GMCH_RED

G28 J28

CRT_GREEN CRT_RED

DMI_TXP_0 DMI_TXP_1 DMI_TXP_2 DMI_TXP_3

AD35 AE44 AF46 AH43

DMI_RXP0 DMI_RXP1 DMI_RXP2 DMI_RXP3

DMI_RXP0 20 DMI_RXP1 20 DMI_RXP2 20 DMI_RXP3 20

G29 H32 J32 J29 E29 L29

CRT_IRTN

17 GMCH_DDCCLK 17 GMCH_DDCDATA

GMCH_DDCCLK GMCH_DDCDATA

17 GMCH_HSYNC 17 GMCH_VSYNC GFX_VID[4..0] 46 R139

CRT_DDC_CLK CRT_DDC_DATA CRT_HSYNC CRT_TVO_IREF CRT_VSYNC

PEG_TXP0 PEG_TXP1 PEG_TXP2 PEG_TXP3 PEG_TXP4 PEG_TXP5 PEG_TXP6 PEG_TXP7 PEG_TXP8 PEG_TXP9 PEG_TXP10 PEG_TXP11 PEG_TXP12 PEG_TXP13 PEG_TXP14 PEG_TXP15

PEG_TXP[15..0] 30

CFG

VGA

2 Do Not Stuff 2R87

PLT_RST1#

1 100R2J-2-GPC119

R29 B7 N33 P32 AT40 AT11 T20 R32

PM_SYNC# PM_DPRSTP# PM_EXT_TS#_0 PM_EXT_TS#_1 PWROK RSTIN# THERMTRIP# DPRSLPVR

GFX_VID_0 GFX_VID_1 GFX_VID_2 GFX_VID_3 GFX_VID_4

B33 B32 G33 F33 E33

GFX_VID0 GFX_VID1 GFX_VID2 GFX_VID3 GFX_VID4

2

11K02R2F-1-GP

CRT_IREF

CANTIGA-GM-GP-U-NF

71.CNTIG.00U UMA

Place close to MXM slot for BB2GTXN0 GTXN1 GTXN2 GTXN3 GTXP0 GTXP1 GTXP2 GTXP3

GFX_VR_EN

C34

GFXVR_EN

GFXVR_EN 46

1D05V_S0

FOR Cantiga: 1.02k_1% ohm Teenah: 1.3k ohmR137 1KR2F-3-GP

2

1 UMA 1 UMA 1 UMA 1 UMA 1 UMA 1 UMA 1 UMA 1 UMA 1 R81

2 2 2 2 2 2 2 2

C77 C81 C79 C75 C78 C82 C80 C76

SCD1U10V2KX-5GP SCD1U10V2KX-5GP SCD1U10V2KX-5GP SCD1U10V2KX-5GP SCD1U10V2KX-5GP SCD1U10V2KX-5GP SCD1U10V2KX-5GP SCD1U10V2KX-5GP

HDMI_DATA2- 18 HDMI_DATA1- 18 HDMI_DATA0- 18 HDMI_CLK- 18 HDMI_DATA2+ 18 HDMI_DATA1+ 18 HDMI_DATA0+ 18 HDMI_CLK+ 18 HDMI_DETECT# 18

PM

ME

DY

4,19,40 PM_THRMTRIP-A# 20,42 PM_DPRSLPVRB

HDA

NC#BG48 NC#BF48 NC#BD48 NC#BC48 NC#BH47 NC#BG47 NC#BE47 NC#BH46 NC#BF46 NC#BG45 NC#BH44 NC#BH43 NC#BH6 NC#BH5 NC#BG4 NC#BH3 NC#BF3 NC#BH2 NC#BG2 NC#BE2 NC#BG1 NC#BF1 NC#BD1 NC#BC1 NC#F1 NC#A47

2

1

Do Not Stuff

BG48 BF48 BD48 BC48 BH47 BG47 BE47 BH46 BF46 BG45 BH44 BH43 BH6 BH5 BG4 BH3 BF3 BH2 BG2 BE2 BG1 BF1 BD1 BC1 F1 A47

CL_CLK CL_DATA CL_PWROK CL_RST# CL_VREF

AH37 AH36 AN36 CLPWROK_MCH 1 R144 2 Do Not Stuff AJ35 AH34 MCH_CLVREF

CL_CLK0 20 CL_DATA0 20 PWROK 20,23 CL_RST#0 20

CRT_IREF routing Trace width use 20 mil

1

TO level shifterR146 511R2F-2-GP

PEG_RXP3

3D3V_S0

C187

MISC

DDPC_CTRLCLK DDPC_CTRLDATA SDVO_CTRLCLK SDVO_CTRLDATA CLKREQ# ICH_SYNC# TSATN#

N28 M28 G36 E36 K36 H36 B12

R127 2

DY

1 Do Not Stuff GMCH_HDMI_CLK 18 GMCH_HDMI_DATA 18 CLK_MCH_OE# 3 MCH_ICH_SYNC# 20

SCD1U10V2KX-4GP 2 1

For HDMI port C

1

UMA

2 0R2J-2-GP

2

B

NC

FOR Cantiga:500 ohm Teenah: 392 ohmRN87 GMCH_BL_ON GMCH_LCDVDD_ON

MCH_TSATN#

2 1

3 4SRN100KJ-6-GP

HDA_BCLK HDA_RST# HDA_SDI HDA_SDO HDA_SYNC

B28 B30 B29 C29 A28

HDA_BCLK HDA_RST# HDA_SDI HDA_SDO HDA_SYNC

UMAR134 1

RN33

RN31

2 33R2J-2-GP

ACZ_SDIN3

19

DREFCLK DREFCLK# DREFSSCLK DREFSSCLK#

4 3 2 1

5 6 7 8Do Not Stuff

GMCH_BLUE GMCH_GREEN GMCH_RED

4 3 2 1

5 6 7 8SRN150J-1-GP LIBG

UMA UMA1 2 R156 2K37R2F-GPRN32 CRT_IREF GMCH_HSYNC GMCH_VSYNC

RN86 HDA_SYNC HDA_BCLK HDA_SDO HDA_RST#

DIS8 7 6 5ACZ_SYNC_R 19 ACZ_BIT_CLK_R 19 ACZ_SDATAOUT_R 19 ACZ_RST#_R 19,30

UMA_DIS:66.R0036.A8L FOR Discrete,change to 0 ohm 66.R0036.A8L

CANTIGA-GM-GP-U-NF

1 2 3 4

71.CNTIG.00U

SRN33J-7-GP

UMARN27 TVA_DAC TVB_DAC TVC_DAC R88 56R2J-4-GP

4 3 2 1

5 6 7 8Do Not Stuff

3D3V_S0

1D05V_S0

DIS8 7 6 5RN34

R158 10KR2J-3-GP

1 2 3 4

1

1

3D3V_S0

SRN75J-1-GP

2

CLK_MCH_OE#

MCH_TSATN#

2

LCTLA_CLK LCTLB_DATA

4 3

1 2SRN10KJ-5-GP

UMA_DIS:66.R0036.A8L

UMAGFXVR_ENA

FOR Discrete,change to 0 ohm 63.R0034.1DLR319 100KR2J-1-GP

RN35 PM_EXTTS#0 PM_EXTTS#1

A

4 3

1 2SRN10KJ-5-GP

2

1

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title

Cantiga (2 of 6)Size Date:5 4 3 2

Document Number

Rev

Big Bear 2Wednesday, October 22, 20081

-17 of 50

Sheet

5

4

3

2

1

NB1D 12 M_A_DQ[63..0] M_A_DQ[63..0] M_A_DQ0 M_A_DQ1 M_A_DQ2 M_A_DQ3 M_A_DQ4 M_A_DQ5 M_A_DQ6 M_A_DQ7 M_A_DQ8 M_A_DQ9 M_A_DQ10 M_A_DQ11 M_A_DQ12 M_A_DQ13 M_A_DQ14 M_A_DQ15 M_A_DQ16 M_A_DQ17 M_A_DQ18 M_A_DQ19 M_A_DQ20 M_A_DQ21 M_A_DQ22 M_A_DQ23 M_A_DQ24 M_A_DQ25 M_A_DQ26 M_A_DQ27 M_A_DQ28 M_A_DQ29 M_A_DQ30 M_A_DQ31 M_A_DQ32 M_A_DQ33 M_A_DQ34 M_A_DQ35 M_A_DQ36 M_A_DQ37 M_A_DQ38 M_A_DQ39 M_A_DQ40 M_A_DQ41 M_A_DQ42 M_A_DQ43 M_A_DQ44 M_A_DQ45 M_A_DQ46 M_A_DQ47 M_A_DQ48 M_A_DQ49 M_A_DQ50 M_A_DQ51 M_A_DQ52 M_A_DQ53 M_A_DQ54 M_A_DQ55 M_A_DQ56 M_A_DQ57 M_A_DQ58 M_A_DQ59 M_A_DQ60 M_A_DQ61 M_A_DQ62 M_A_DQ63

4 OF 10

NB1E

5 OF 10

D

C

DDR

B

DDR

SA_MA_0 SA_MA_1 SA_MA_2 SA_MA_3 SA_MA_4 SA_MA_5 SA_MA_6 SA_MA_7 SA_MA_8 SA_MA_9 SA_MA_10 SA_MA_11 SA_MA_12 SA_MA_13 SA_MA_14

BA21 BC24 BG24 BH24 BG25 BA24 BD24 BG27 BF25 AW24 BC21 BG26 BH26 BH17 AY25

M_A_A0 M_A_A1 M_A_A2 M_A_A3 M_A_A4 M_A_A5 M_A_A6 M_A_A7 M_A_A8 M_A_A9 M_A_A10 M_A_A11 M_A_A12 M_A_A13 M_A_A14

M_A_A[14..0] 12

SYSTEM

www.kythuatvitinh.comM_A_DQS#[7..0] M_A_DQS#[7..0] 12 M_B_DQS#[7..0] M_B_DQS#[7..0] 13

AJ38 AJ41 AN38 AM38 AJ36 AJ40 AM44 AM42 AN43 AN44 AU40 AT38 AN41 AN39 AU44 AU42 AV39 AY44 BA40 BD43 AV41 AY43 BB41 BC40 AY37 BD38 AV37 AT36 AY38 BB38 AV36 AW36 BD13 AU11 BC11 BA12 AU13 AV13 BD12 BC12 BB9 BA9 AU10 AV9 BA11 BD9 AY8 BA6 AV5 AV7 AT9 AN8 AU5 AU6 AT5 AN10 AM11 AM5 AJ9 AJ8 AN12 AM13 AJ11 AJ12

SA_DQ_0 SA_DQ_1 SA_DQ_2 SA_DQ_3 SA_DQ_4 SA_DQ_5 SA_DQ_6 SA_DQ_7 SA_DQ_8 SA_DQ_9 SA_DQ_10 SA_DQ_11 SA_DQ_12 SA_DQ_13 SA_DQ_14 SA_DQ_15 SA_DQ_16 SA_DQ_17 SA_DQ_18 SA_DQ_19 SA_DQ_20 SA_DQ_21 SA_DQ_22 SA_DQ_23 SA_DQ_24 SA_DQ_25 SA_DQ_26 SA_DQ_27 SA_DQ_28 SA_DQ_29 SA_DQ_30 SA_DQ_31 SA_DQ_32 SA_DQ_33 SA_DQ_34 SA_DQ_35 SA_DQ_36 SA_DQ_37 SA_DQ_38 SA_DQ_39 SA_DQ_40 SA_DQ_41 SA_DQ_42 SA_DQ_43 SA_DQ_44 SA_DQ_45 SA_DQ_46 SA_DQ_47 SA_DQ_48 SA_DQ_49 SA_DQ_50 SA_DQ_51 SA_DQ_52 SA_DQ_53 SA_DQ_54 SA_DQ_55 SA_DQ_56 SA_DQ_57 SA_DQ_58 SA_DQ_59 SA_DQ_60 SA_DQ_61 SA_DQ_62 SA_DQ_63

SA_BS_0 SA_BS_1 SA_BS_2 SA_RAS# SA_CAS# SA_WE#

BD21 BG18 AT25 BB20 BD20 AY20

13 M_B_DQ[63..0] M_A_BS#0 12 M_A_BS#1 12 M_A_BS#2 12 M_A_RAS# 12 M_A_CAS# 12 M_A_WE# 12

M_A_DM[7..0]

M_A_DQS[7..0] M_A_DQS0 M_A_DQS1 M_A_DQS2 M_A_DQS3 M_A_DQS4 M_A_DQS5 M_A_DQS6 M_A_DQS7 M_A_DQS#0 M_A_DQS#1 M_A_DQS#2 M_A_DQS#3 M_A_DQS#4 M_A_DQS#5 M_A_DQS#6 M_A_DQS#7

SYSTEM

SA_DQS_0 SA_DQS_1 SA_DQS_2 SA_DQS_3 SA_DQS_4 SA_DQS_5 SA_DQS_6 SA_DQS_7 SA_DQS#_0 SA_DQS#_1 SA_DQS#_2 SA_DQS#_3 SA_DQS#_4 SA_DQS#_5 SA_DQS#_6 SA_DQS#_7

AJ44 AT44 BA43 BC37 AW12 BC8 AU8 AM7 AJ43 AT43 BA44 BD37 AY12 BD8 AU9 AM8

M_A_DQS[7..0] 12

B

SA_DM_0 SA_DM_1 SA_DM_2 SA_DM_3 SA_DM_4 SA_DM_5 SA_DM_6 SA_DM_7

A

AM37 AT41 AY41 AU39 BB12 AY6 AT7 AJ5

M_A_DM0 M_A_DM1 M_A_DM2 M_A_DM3 M_A_DM4 M_A_DM5 M_A_DM6 M_A_DM7

M_A_DM[7..0] 12

M_A_A[14..0]

M_B_DQ[63..0] M_B_DQ0 M_B_DQ1 M_B_DQ2 M_B_DQ3 M_B_DQ4 M_B_DQ5 M_B_DQ6 M_B_DQ7 M_B_DQ8 M_B_DQ9 M_B_DQ10 M_B_DQ11 M_B_DQ12 M_B_DQ13 M_B_DQ14 M_B_DQ15 M_B_DQ16 M_B_DQ17 M_B_DQ18 M_B_DQ19 M_B_DQ20 M_B_DQ21 M_B_DQ22 M_B_DQ23 M_B_DQ24 M_B_DQ25 M_B_DQ26 M_B_DQ27 M_B_DQ28 M_B_DQ29 M_B_DQ30 M_B_DQ31 M_B_DQ32 M_B_DQ33 M_B_DQ34 M_B_DQ35 M_B_DQ36 M_B_DQ37 M_B_DQ38 M_B_DQ39 M_B_DQ40 M_B_DQ41 M_B_DQ42 M_B_DQ43 M_B_DQ44 M_B_DQ45 M_B_DQ46 M_B_DQ47 M_B_DQ48 M_B_DQ49 M_B_DQ50 M_B_DQ51 M_B_DQ52 M_B_DQ53 M_B_DQ54 M_B_DQ55 M_B_DQ56 M_B_DQ57 M_B_DQ58 M_B_DQ59 M_B_DQ60 M_B_DQ61 M_B_DQ62 M_B_DQ63

AK47 AH46 AP47 AP46 AJ46 AJ48 AM48 AP48 AU47 AU46 BA48 AY48 AT47 AR47 BA47 BC47 BC46 BC44 BG43 BF43 BE45 BC41 BF40 BF41 BG38 BF38 BH35 BG35 BH40 BG39 BG34 BH34 BH14 BG12 BH11 BG8 BH12 BF11 BF8 BG7 BC5 BC6 AY3 AY1 BF6 BF5 BA1 BD3 AV2 AU3 AR3 AN2 AY2 AV1 AP3 AR1 AL1 AL2 AJ1 AH1 AM2 AM3 AH3 AJ3

SB_DQ_0 SB_DQ_1 SB_DQ_2 SB_DQ_3 SB_DQ_4 SB_DQ_5 SB_DQ_6 SB_DQ_7 SB_DQ_8 SB_DQ_9 SB_DQ_10 SB_DQ_11 SB_DQ_12 SB_DQ_13 SB_DQ_14 SB_DQ_15 SB_DQ_16 SB_DQ_17 SB_DQ_18 SB_DQ_19 SB_DQ_20 SB_DQ_21 SB_DQ_22 SB_DQ_23 SB_DQ_24 SB_DQ_25 SB_DQ_26 SB_DQ_27 SB_DQ_28 SB_DQ_29 SB_DQ_30 SB_DQ_31 SB_DQ_32 SB_DQ_33 SB_DQ_34 SB_DQ_35 SB_DQ_36 SB_DQ_37 SB_DQ_38 SB_DQ_39 SB_DQ_40 SB_DQ_41 SB_DQ_42 SB_DQ_43 SB_DQ_44 SB_DQ_45 SB_DQ_46 SB_DQ_47 SB_DQ_48 SB_DQ_49 SB_DQ_50 SB_DQ_51 SB_DQ_52 SB_DQ_53 SB_DQ_54 SB_DQ_55 SB_DQ_56 SB_DQ_57 SB_DQ_58 SB_DQ_59 SB_DQ_60 SB_DQ_61 SB_DQ_62 SB_DQ_63

SB_BS_0 SB_BS_1 SB_BS_2 SB_RAS# SB_CAS# SB_WE#

BC16 BB17 BB33 AU17 BG16 BF14

M_B_BS#0 13 M_B_BS#1 13 M_B_BS#2 13 M_B_RAS# 13 M_B_CAS# 13 M_B_WE# 13D

M_B_DM[7..0]

SB_DM_0 SB_DM_1 SB_DM_2 SB_DM_3 SB_DM_4 SB_DM_5 SB_DM_6 SB_DM_7 SB_DQS_0 SB_DQS_1 SB_DQS_2 SB_DQS_3 SB_DQS_4 SB_DQS_5 SB_DQS_6 SB_DQS_7 SB_DQS#_0 SB_DQS#_1 SB_DQS#_2 SB_DQS#_3 SB_DQS#_4 SB_DQS#_5 SB_DQS#_6 SB_DQS#_7 SB_MA_0 SB_MA_1 SB_MA_2 SB_MA_3 SB_MA_4 SB_MA_5 SB_MA_6 SB_MA_7 SB_MA_8 SB_MA_9 SB_MA_10 SB_MA_11 SB_MA_12 SB_MA_13 SB_MA_14

AM47 AY47 BD40 BF35 BG11 BA3 AP1 AK2 AL47 AV48 BG41 BG37 BH9 BB2 AU1 AN6 AL46 AV47 BH41 BH37 BG9 BC2 AT2 AN5

M_B_DM0 M_B_DM1 M_B_DM2 M_B_DM3 M_B_DM4 M_B_DM5 M_B_DM6 M_B_DM7 M_B_DQS[7..0] M_B_DQS0 M_B_DQS1 M_B_DQS2 M_B_DQS3 M_B_DQS4 M_B_DQS5 M_B_DQS6 M_B_DQS7 M_B_DQS#0 M_B_DQS#1 M_B_DQS#2 M_B_DQS#3 M_B_DQS#4 M_B_DQS#5 M_B_DQS#6 M_B_DQS#7

M_B_DM[7..0] 13

M_B_DQS[7..0] 13

MEMORY

MEMORY

M_B_A[14..0]

AV17 BA25 BC25 AU25 AW25 BB28 AU28 AW28 AT33 BD33 BB16 AW33 AY33 BH15 AU33

M_B_A0 M_B_A1 M_B_A2 M_B_A3 M_B_A4 M_B_A5 M_B_A6 M_B_A7 M_B_A8 M_B_A9 M_B_A10 M_B_A11 M_B_A12 M_B_A13 M_B_A14

M_B_A[14..0] 13

C

CANTIGA-GM-GP-U-NF

CANTIGA-GM-GP-U-NF

B

71.CNTIG.00U

71.CNTIG.00U

A

A

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title Size Document Number

Cantiga (3 of 6) Big Bear 2Sheet1

Rev

-18 of 50

Date: Wednesday, October 22, 20085 4 3 2

5

4

3

2

1

7 OF 10 1D8V_S3 NB1G

VCC_GFXCORE R100

D

AP33 AN33 BH32 BG32 BF32 BD32 BC32 BB32 BA32 AY32 AW32 AV32 AU32 AT32 AR32 AP32 AN32 BH31 BG31 BF31 BG30 BH29 BG29 BF29 BD29 BC29 BB29 BA29 AY29 AW29 AV29 AU29 AT29 AR29 AP29 BA36 BB24 BD16 BB21 AW16 AW13 AT13

VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM VCC_SM/NC VCC_SM/NC VCC_SM/NC VCC_SM/NC VCC_SM/NC VCC_SM/NC VCC_SM/NC

VCC_GFXCORE

C

1

2 0R2J-2-GP

FOR VCC SM

UMAR102

1D8V_S3

1

1

1

1

1

1

UMA2

C535 Do Not Stuff

C152 SCD1U16V2KX-3GP

C175 SCD1U16V2KX-3GP

C169 SCD1U16V2KX-3GP SCD1U16V2KX-3GP

TC18

C536 SC4D7U10V5ZY-3GP SC4D7U10V5ZY-3GP

C574 Do Not Stuff

1

1

2 0R2J-2-GP

C544 SC10U10V5KX-2GP

2

2

2

2

2

DY

DY

DY

VCC GFX

Place on the Edge

VCC SM LF

VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF

AV44 SM_LF1_GMCH BA37 SM_LF2_GMCH AM40 SM_LF3_GMCH AV21 SM_LF4_GMCH AY5 SM_LF5_GMCH AM10 SM_LF6_GMCH BB13 SM_LF7_GMCH 1 1 1 1 1 1C125 SCD1U10V2KX-4GP C122 SCD1U10V2KX-4GP SCD1U10V2KX-4GP C112 SCD22U10V2KX-1GP C134 SCD22U10V2KX-1GP C207 SCD47U16V3ZY-3GP C201 SC1U10V3KX-3GP

2

CANTIGA-GM-GP-U-NF

71.CNTIG.00U

1

C212 SC1U10V3KX-3GPB

B

46 VCC_AXG_SENSE 46 VSS_AXG_SENSE

2

2

2

2

2

2

CANTIGA-GM-GP-U-NF

71.CNTIG.00U

place near Cantiga

A

2

AJ14 AH14

VCC_AXG_SENSE VSS_AXG_SENSE

VCC NCTF

www.kythuatvitinh.com1 2 0R2J-2-GP

Y26 AE25 AB25 AA25 AE24 AC24 AA24 Y24 AE23 AC23 AB23 AA23 AJ21 AG21 AE21 AC21 AA21 Y21 AH20 AF20 AE20 AC20 AB20 AA20 T17 T16 AM15 AL15 AE15 AJ15 AH15 AG15 AF15 AB15 AA15 Y15 V15 U15 AN14 AM14 U14 T14

VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG VCC_AXG

VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF

W28 V28 W26 V26 W25 V25 W24 V24 W23 V23 AM21 AL21 AK21 W21 V21 U21 AM20 AK20 W20 U20 AM19 AL19 AK19 AJ19 AH19 AG19 AF19 AE19 AB19 AA19 Y19 W19 V19 U19 AM17 AK17 AH17 AG17 AF17 AE17 AC17 AB17 Y17 W17 V17 AM16 AL16 AK16 AJ16 AH16 AG16 AF16 AE16 AC16 AB16 AA16 Y16 W16 V16 U16

1

2Do Not Stuff 1D05V_S0 NB1F 6 OF 10

DISVCC_GFXCORE R338 1D05V_S0

1

1

1

1

0R5J-5-GP

C478 SC10U10V5KX-2GP

C110 SCD1U16V2KX-3GP

1

1

2

C572 Do Not Stuff

C502 SC10U6D3V5MX-3GP

C168 SCD1U16V2KX-3GP

UMAVCC_GFXCORE R351

DY

POWER

1

20R5J-5-GP

AG34 AC34 AB34 AA34 Y34 V34 U34 AM33 AK33 AJ33 AG33 AF33 AE33 AC33 AA33 Y33 W33 V33 U33 AH28 AF28 AC28 AA28 AJ26 AG26 AE26 AC26 AH25 AG25 AF25 AG24 AJ23 AH23 AF23 T32

VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC

2

2

2

2

2

D

1

1

1

1

1

1

1

1

1

C511 SC10U6D3V5MX-3GP

C512 SC10U6D3V5MX-3GP

C532 SC10U6D3V5MX-3GP

C533 SC10U6D3V5MX-3GP

C159 SCD1U10V2KX-4GP SCD1U10V2KX-4GP

C123 SC1U10V3ZY-6GP

C137 SCD1U10V2KX-4GP

C124 SCD1U10V2KX-4GP

R354

TC17

Coupling CAP 370 mils from the Edge

2

2

2

2

2

2

2

2

0R5J-5-GP

79.22719.20L DY UMA

VCC SM

UMAR337

UMA

UMA

UMA

UMA

UMA

UMA

UMA

1

C507 SC10U6D3V5MX-3GP

1

1

20R5J-5-GP

2

1

2

Do Not Stuff

C188 SCD1U10V2KX-4GP

Place on the Edge

Coupling CAP2

UMAR92

1

2 0R2J-2-GP

POWER

UMAR136

2

VCC CORE

UMA

VCC GFX NCTF

1D05V_S0

Coupling CAP

G10

UMAR132

1

2

VCC_GMCH_35

Do Not Stuff

1

2 0R2J-2-GP

UMAR131

1

2 0R2J-2-GP

UMAR125

1

2 0R2J-2-GP

UMAR89

1

2 0R2J-2-GP

UMAR119

Place CAP where LVDS and DDR2 taps

VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF

AM32 AL32 AK32 AJ32 AH32 AG32 AE32 AC32 AA32 Y32 W32 U32 AM30 AL30 AK30 AH30 AG30 AF30 AE30 AC30 AB30 AA30 Y30 W30 V30 U30 AL29 AK29 AJ29 AH29 AG29 AE29 AC29 AA29 Y29 W29 V29 AL28 AK28 AL26 AK26 AK25 AK24 AK23

C

Do Not Stuff

77.C3371.10L

A

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title

Cantiga (4 of 6)Size Date:5 4 3 2

Document Number

Rev

Big Bear 2Wednesday, October 22, 20081

-19 of 50

Sheet

5

4

3

2

1

5V_S0

Imax = 300 mAU40

3D3V_S0_DAC 3D3V_S0_DAC 1D05V_S0

73mAVOUT NC#4 5 4 2C538 SC1U16V3ZY-GP C519 SCD01U16V2KX-3GP C525 SCD1U10V2KX-4GP SCD1U10V2KX-4GP C543 SC22U16V0KX-1GP 3D3V_S0_DAC

NB1H

8 OF 10 Do Not Stuff Do Not Stuff C180

852mADo Not Stuff C179

1 2 3 1

VIN GND EN

1

1

1

1

UMA2

UMA2

RT9198-33PBR-GP C208 SC1U16V3ZY-GP

D

UMA1D05V_S0

UMA

5mA1C517 SCD1U10V2KX-4GP

VCCA_DAC_BG VSSA_DAC_BG

CRT

74.09198.G7F 74.09091.J3F UMA

1

B27 A26 A25 B25

VCCA_CRT_DAC VCCA_CRT_DAC

UMA

M_VCCA_DPLLA M_VCCA_DPLLB M_VCCA_HPLL 1D8V_TXLVDS_S3 M_VCCA_MPLL

F47 L48 AD1 AE1 J48

UMA2R324

VCCA_DPLLB VCCA_HPLL VCCA_MPLL VCCA_LVDS VSSA_LVDS

VTT

VCCA_DPLLA

PLL

65mA2 1C570 SC10U6D3V5MX-3GP SC10U6D3V5MX-3GP C563 Do Not Stuff M_VCCA_DPLLA

1

1

UMA2

DY2

A LVDS

1D5V_S0

C561 Do Not Stuff

1

Do Not Stuff

DY2

83.00054.Z81 DY

1

2

M_VCCA_DPLLB

1

R323 Do Not Stuff

2

C569 SC10U6D3V5MX-3GP SC10U6D3V5MX-3GP

1D05V_S0

2

1

2

2

2

2

R294 Do Not Stuff

L1

24mA

1D05V_S0

1

68.00217.161 68.00206.021

1

1

1

C483

1

1 2 FCM1608KF-1-GP

M_VCCA_HPLL SC4D7U6D3V3KX-GP SC4D7U6D3V3KX-GP SCD1U10V2KX-4GP C488

R124

24mA2Do Not Stuff SCD1U10V2KX-4GP C156 C567 C166 Do Not Stuff 1D05V_SM_CK

1Do Not Stuff

A SM

2

1D05V_SUS_MCH_PLL2

DY

DY

DY

2

2

C

www.kythuatvitinh.com65mADY1 2VCCA_PEG_BG

R157

AD48

VCCA_PEG_BG

C562 Do Not Stuff

UMA

R96

UMA

A PEG

1D05V_S0

Do Not Stuff

1

1

C224 SCD1U10V2KX-4GP

1D05V_S0

2

2

1

2

480mA1C499 Do Not Stuff

1D05V_RUN_PEGPLL AA48 1D05V_SM

VCCA_PEG_PLL VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM

322mA

1

1

1

1

1

Do Not Stuff

C503

C126

C127

C135

DY

AR20 AP20 AN20 AR17 AP17 AN17 AT16 AR16 AP16

1

2

13.2mA J47

VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT

U13 T13 U12 T12 U11 T11 U10 T10 U9 T9 U8 T8 U7 T7 U6 T6 U5 T5 V3 U3 V2 U2 T2 V1 U1

1

1

1

C142 SC1U10V3KX-3GP

C154 SC1U10V3KX-3GP

C143 SC1U10V3KX-3GP

C170 1 SC1U10V3KX-3GP 2

2

2

2

2

2

2

DY

2

1

DY

D

1D05V_S0 D16

1 3 2Do Not Stuff 1D05V_HV_S0 2

3D3V_S0 R289

R141

3D3V_HV_S0

1

1Do Not Stuff

2

1Do Not Stuff C177 SCD1U10V2KX-4GP

DY

SC1U10V3KX-3GP C117

Do Not Stuff C506 C506

Do Not Stuff

Do Not Stuff

Do Not Stuff

SC1U10V3KX-3GP SC1U10V3KX-3GP

POWER

C

DY

1D8V_SUS_SM_CK

120ohm 100MHzL12 1 2 FCM1608KF-1-GP

AXF

M_VCCA_MPLL 3D3V_S0_DAC

1

A CK

68.00217.161 68.00206.021

1

DY

1

139.2mA

DY

120ohm 100MHz

2

2

C481

DY

C487

SM CK

1D05V_S0B

C515 Do Not Stuff

AP28 AN28 AP25 AN25 AN24 AM28 AM26 AM25 AL25 AM24 AL24 AM23 AL23

DY

VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF

VCC_AXF VCC_AXF VCC_AXF

B22 B21 A21

2

2

2

200mASCD1U10V2KX-4GP C510

R305

1D8V_S3

2

2

1Do Not Stuff

2

1

2

2

VCC_SM_CK VCC_SM_CK VCC_SM_CK VCC_SM_CK

1

BF21 BH20 BG20 BF20

C514 SC10U6D3V5MX-3GP 1D8V_TXLVDS_S3 1D8V_S3

2

1

L14

50mA1D5V_S0

TV

68.00217.521 68.00084.A81

C225 SCD1U10V2KX-4GP

HV

1 2 FCM1608CF-221T02-GP 1

2

50mAA32 1C537 SCD1U10V2KX-4GP

VCC_HV VCC_HV VCC_HV VCC_PEG VCC_PEG VCC_PEG VCC_PEG VCC_PEG VCC_DMI VCC_DMI VCC_DMI VCC_DMI

HDA

220ohm 100MHz2

VCC_HDA

1D05V_S0

PEG

D TV/CRT

UMA2

2

2

2

1D5VRUN_QDAC

2

1 1Do Not Stuff

1D5VRUN_TVDAC

L28 AF1

C155 SCD1U10V2KX-4GP

VCCD_HPLL VCCD_PEG_PLL VCCD_LVDS VCCD_LVDS

DMI

157.2mA1 1C486 SCD1U10V2KX-4GP C226 SCD1U10V2KX-4GP

VCCD_QDAC

1D05V_RUN_PEGPLL AA47

AH48 AF48 AH47 AG47

2

1D5V_S0

R123

58.7mA

1D05V_SUS_MCH_PLL2

1D5VRUN_TVDAC

M25

VCCD_TVDAC

V48 U48 V47 U47 U46

1782mADo Not Stuff C565 Do Not Stuff C571

1

1

1

C163 SC1U10V3KX-3GP

1

2

1D05V_RUN_PEGPLL

B24 A24

VCC_TX_LVDS VCCA_TV_DAC VCCA_TV_DAC

K47 C35 B35 A35

3D3V_HV_S0

1

2

1

1

VTTLF

LVDS

2

2

2

L4

1

2 HCB1608K-181T20GP

1D5VRUN_QDAC 1D8V_S3 C158 SCD01U16V2KX-3GP

VTTLF VTTLF VTTLF

DY

68.00214.101 68.00206.041A

1

CANTIGA-GM-GP-U-NF

C164 SCD1U10V2KX-4GP

71.CNTIG.00U

1 2

1 2

1 2

180ohm 100MHz

2

M38 L37

2

C121

1

2

1

C196 SCD1U16V2KX-3GP

1

2

UMA

2

Do Not Stuff Do Not Stuff

SCD1U10V2KX-4GP

119mADo Not Stuff C560 Do Not Stuff C566

UMA2 R325 1 0R3-0-U-GPB

79mA

106mA

DY

DY

C479 SC10U10V5KX-2GP SC10U10V5KX-2GP

DY

DYDo Not Stuff C480

1D05V_S0

456mAVTTLF1 VTTLF2 VTTLF3 SCD47U6D3V2KX-GP C109

C568 SC10U10V5KX-2GP SC10U10V5KX-2GP

SCD1U16V2KX-3GP SCD1U16V2KX-3GP

A8 L1 AB2

SCD47U6D3V2KX-GP C108

SCD47U6D3V2KX-GP C118

A

60.3mA

C516 Do Not Stuff Do Not Stuff

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title Size Document Number

DY

Cantiga (5 of 6) Big Bear 2Sheet1

Rev

-110 of 50

Date: Wednesday, October 22, 20085 4 3 2

5

4

3

2

1

NB1J NB1I 9 OF 10

10 OF 10

D

C

www.kythuatvitinh.comVSS VSSBA16 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS AU16 AN16 N16 K16 G16 E16 BG15 AC15 W15 A15 BG14 AA14 C14 BG13 BC13 BA13 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF BC3 AV3 AL3 R3 P3 F3 BA2 AW2 AU2 AR2 AP2 AJ2 AH2 AF2 AE2 AD2 AC2 Y2 M2 K2 AM1 AA1 P1 H1 U24 U28 U25 U29 AF32 AB32 V32 AJ30 AM29 AF29 AB29 U26 U23 AL20 V20 AC19 AL17 AJ17 AA17 U17 BH48 BH1 A48 C1 A3 E1 D2 C3 B4 A5 A6 A43 A44 B45 C46 D47 B47 A46 F48 E48 C48 B48Title CANTIGA-GM-GP-U-NF CANTIGA-GM-GP-U-NF

A

Y11 N11 G11 C11 BG10 AV10 AT10 AJ10 AE10 AA10 M10 BF9 BC9 AN9 AM9 AD9 G9 B9 BH8 BB8 AV8 AT8

NCTF TEST PIN: A3,C1,A48,BH1,BH48

VSS NCTF

B

AU48 AR48 AL48 BB47 AW47 AN47 AJ47 AF47 AD47 AB47 Y47 T47 N47 L47 G47 BD46 BA46 AY46 AV46 AR46 AM46 V46 R46 P46 H46 F46 BF44 AH44 AD44 AA44 Y44 U44 T44 M44 F44 BC43 AV43 AU43 AM43 J43 C43 BG42 AY42 AT42 AN42 AJ42 AE42 N42 L42 BD41 AU41 AM41 AH41 AD41 AA41 Y41 U41 T41 M41 G41 B41 BG40 BB40 AV40 AN40 H40 E40 AT39 AM39 AJ39 AE39 N39 L39 B39 BH38 BC38 BA38 AU38 AH38 AD38 AA38 Y38 U38 T38 J38 F38 C38 BF37 BB37 AW37 AT37 AN37 AJ37 H37 C37 BG36 BD36 AK15 AU36

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

AM36 AE36 P36 L36 J36 F36 B36 AH35 AA35 Y35 U35 T35 BF34 AM34 AJ34 AF34 AE34 W34 B34 A34 BG33 BC33 BA33 AV33 AR33 AL33 AH33 AB33 P33 L33 H33 N32 K32 F32 C32 A31 AN29 T29 N29 K29 H29 F29 A29 BG28 BD28 BA28 AV28 AT28 AR28 AJ28 AG28 AE28 AB28 Y28 P28 K28 H28 F28 C28 BF26 AH26 AF26 AB26 AA26 C26 B26 BH25 BD25 BB25 AV25 AR25 AJ25 AC25 Y25 N25 L25 J25 G25 E25 BF24 AD12 AY24 AT24 AJ24 AH24 AF24 AB24 R24 L24 K24 J24 G24 F24 E24 BH23 AG23 Y23 B23 A23 AJ6

BG21 L12 AW21 AU21 AP21 AN21 AH21 AF21 AB21 R21 M21 J21 G21 BC20 BA20 AW20 AT20 AJ20 AG20 Y20 N20 K20 F20 C20 A20 BG19 A18 BG17 BC17 AW17 AT17 R17 M17 H17 C17

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

AH8 Y8 L8 E8 B8 AY7 AU7 AN7 AJ7 AE7 AA7 N7 J7 BG6 BD6 AV6 AT6 AM6 M6 C6 BA5 AH5 AD5 Y5 L5 J5 H5 F5 BE4

D

C

AN13 AJ13 AE13 N13 L13 G13 E13 BF12 AV12 AT12 AM12 AA12 J12 A12 BD11 BB11 AY11 AN11 AH11

B

VSS SCB

NCTF_VSS_SCB#BH48 NCTF_VSS_SCB#BH1 NCTF_VSS_SCB#A48 NCTF_VSS_SCB#C1 NCTF_VSS_SCB#A3 NC#E1 NC#D2 NC#C3 NC#B4 NC#A5 NC#A6 NC#A43 NC#A44 NC#B45 NC#C46 NC#D47 NC#B47 NC#A46 NC#F48 NC#E48 NC#C48 NC#B48

TP185 TP156 TP184 TP157 TP302

Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff Do Not Stuff

NC

A

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.

71.CNTIG.00U

71.CNTIG.00U

Size

Document Number

Cantiga (6 of 6) Big Bear 2Sheet1

Rev

-111 of 50

Date: Wednesday, October 22, 20085 4 3 2

A

B

C

D

E

DDR_VREF_S34

PARALLEL TERMINATIONRN82

8

M_A_A[14..0]

DIM1 M_A_A0 M_A_A1 M_A_A2 M_A_A3 M_A_A4 M_A_A5 M_A_A6 M_A_A7 M_A_A8 M_A_A9 M_A_A10 M_A_A11 M_A_A12 M_A_A13 M_A_A14 M_A_A15

8 7 6 5

1 2 3 4SRN56J-5-GP RN10

M_A_A9 M_A_A12 M_A_BS#2 M_CKE0

Put decap near power(0.9V) and pull-up resistor

8 7 6 5

1 2 3 4SRN56J-5-GP RN20

M_A_A13 M_CS0# M_ODT0 M_A_RAS#

Do Not Stuff TP277 8 8 8 M_A_BS#2 M_A_BS#0 M_A_BS#1

102 101 100 99 98 97 94 92 93 91 105 90 89 116 86 84 85 107 106

A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10/AP A11 A12 A13 A14 A15 A16/BA2 BA0 BA1 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63

/RAS /WE /CAS /CS0 /CS1 CKE0 CKE1 CK0 /CK0 CK1 /CK1 DM0 DM1 DM2 DM3 DM4 DM5 DM6 DM7 SDA SCL VDDSPD SA0 SA1

108 109 113 110 115 79 80 30 32 164 166 10 26 52 67 130 147 170 185 195 197 199M_A_DM0 M_A_DM1 M_A_DM2 M_A_DM3 M_A_DM4 M_A_DM5 M_A_DM6 M_A_DM7

M_A_RAS# 8 M_A_WE# 8 M_A_CAS# 8 M_CS0# 7 M_CS1# 7 M_CKE0 7 M_CKE1 7 M_CLK_DDR0 7 M_CLK_DDR#0 7 M_CLK_DDR1 7 M_CLK_DDR#1 7 M_A_DM[7..0] 8

4

8 7 6 5

1 2 3 4SRN56J-5-GP RN75

M_A_BS#1 M_A_A0 M_A_A2 M_A_A4

8 M_A_DQ[63..0]

REVERSE TYPE

3

www.kythuatvitinh.com8 7 6 5 1 2 3 4M_ODT1 M_CS1# M_A_CAS#

RN81

8 7 6 5

1 2 3 4

M_A_A3 M_A_A14 M_A_A5 M_A_A8

NC#50 NC#69 NC#83 NC#120 NC#163/TEST VDD VDD VDD VDD VDD VDD VDD VDD VDD VDD VDD VDD

SRN56J-5-GP RN22

8 7 6 5

1 2 3 4

M_A_A11 M_A_A7 M_A_A6 M_CKE1

SRN56J-5-GP RN77

8 7 6 5

1 2 3 4

M_A_WE# M_A_BS#0 M_A_A10 M_A_A1

81 82 87 88 95 96 103 104 111 112 117 118

2

SRN56J-5-GP

SRN56J-5-GP

Decoupling CapacitorDDR_VREF_S3

Put decap near power(0.9V) and pull-up resistor1 1 1 1 1 1 1 1 1C67 Do Not Stuff C477 Do Not Stuff Do Not Stuff C422 Do Not Stuff C107 Do Not Stuff C85 Do Not Stuff C70 SCD1U16V2ZY-2GP C424 SCD1U16V2ZY-2GP C470 SCD1U16V2ZY-2GP C439 SCD1U16V2ZY-2GP SCD1U16V2ZY-2GP

C421 Do Not Stuff

C63 SCD1U16V2ZY-2GP

2

M_A_DQ0 M_A_DQ1 M_A_DQ2 M_A_DQ3 M_A_DQ4 M_A_DQ5 M_A_DQ6 M_A_DQ7 M_A_DQ8 M_A_DQ9 M_A_DQ10 M_A_DQ11 M_A_DQ12 M_A_DQ13 M_A_DQ14 M_A_DQ15 M_A_DQ16 M_A_DQ17 M_A_DQ18 M_A_DQ19 M_A_DQ20 M_A_DQ21 M_A_DQ22 M_A_DQ23 M_A_DQ24 M_A_DQ25 M_A_DQ26 M_A_DQ27 M_A_DQ28 M_A_DQ29 M_A_DQ30 M_A_DQ31 M_A_DQ32 M_A_DQ33 M_A_DQ34 M_A_DQ35 M_A_DQ36 M_A_DQ37 M_A_DQ38 M_A_DQ39 M_A_DQ40 M_A_DQ41 M_A_DQ42 M_A_DQ43 M_A_DQ44 M_A_DQ45 M_A_DQ46 M_A_DQ47 M_A_DQ48 M_A_DQ49 M_A_DQ50 M_A_DQ51 M_A_DQ52 M_A_DQ53 M_A_DQ54 M_A_DQ55 M_A_DQ56 M_A_DQ57 M_A_DQ58 M_A_DQ59 M_A_DQ60 M_A_DQ61 M_A_DQ62 M_A_DQ63

5 7 17 19 4 6 14 16 23 25 35 37 20 22 36 38 43 45 55 57 44 46 56 58 61 63 73 75 62 64 74 76 123 125 135 137 124 126 134 136 141 143 151 153 140 142 152 154 157 159 173 175 158 160 174 176 179 181 189 191 180 182 192 194 11 29 49 68 129 146 167 186 13 31 51 70 131 148 169 188 114 119 1 2

SMBD_ICH 3,13,22 SMBC_ICH 3,13,22

3D3V_S0

198 200

50 69 83 120 163

1

C54

1D8V_S3

Do Not Stuff

DY

3

DY

DY

DY

DY

DY

DY

8 M_A_DQS#[7..0]

M_A_DQS#0 M_A_DQS#1 M_A_DQS#2 M_A_DQS#3 M_A_DQS#4 M_A_DQS#5 M_A_DQS#6 M_A_DQS#7 M_A_DQS0 M_A_DQS1 M_A_DQS2 M_A_DQS3 M_A_DQS4 M_A_DQS5 M_A_DQS6 M_A_DQS7 M_ODT0 M_ODT1

/DQS0 /DQS1 /DQS2 /DQS3 /DQS4 /DQS5 /DQS6 /DQS7 DQS0 DQS1 DQS2 DQS3 DQS4 DQS5 DQS6 DQS7 ODT0 ODT1 VREF VSS GND

8 M_A_DQS[7..0]

DDR_VREF_S3_1 7 7

C181 Do Not Stuff

DY

C183

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

1

1

3 8 9 12 15 18 21 24 27 28 33 34 39 40 41 42 47 48 53 54 59 60 65 66 71 72 77 78 121 122 127 128 132 133 138 139 144 145 149 150 155 156 161 162 165 168 171 172 177 178 183 184 187 190 193 196

1D8V_S3

Place these Caps near DM11 1 1C468 Do Not Stuff C87 Do Not Stuff

1

1 2

C423 Do Not Stuff

C473 SC4D7U6D3V3KX-GP

C425 SC4D7U6D3V3KX-GP

2

2

2

DY

2

1

2

2

2

2

2

2

2

2

2

2

2

1

DY

DY

2

1

1

1

C100 Do Not Stuff

1

C103 Do Not Stuff

C90 SCD1U16V2KX-3GP

C89 SCD1U16V2KX-3GP

2

2

2

DY

DY

202SCD1U16V2ZY-2GP

GND

201

2

2

SKT-SODIMM20022U2GP

62.10017.691 62.10017.911

High 5.2mm

1

2

1

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title

DDR2 Socket 0 (DM1)Size Date:A B C D

Document Number Wednesday, October 22, 2008E

Rev

Big Bear 2Sheet

-112 of 50

A

B

C

D

E

DIM2 8 DDR_VREF_S34

M_B_A[14..0]

PARALLEL TERMINATIONRN13

Put decap near power(0.9V) and pull-up resistor1 2 3 4M_B_A6 M_B_A14 M_B_A11

8 7 6 5

8 7 6 5

SRN56J-5-GP RN21 1 M_B_A8 2 M_B_A9 3 M_B_A5 4 M_B_A1 SRN56J-5-GP RN9 1 M_CS2# 2 M_B_BS#1 3 M_B_RAS# 4 M_B_A0 SRN56J-5-GP RN7 1 2 3 4 SRN56J-5-GP RN11

Do Not Stuff TP276 8 8 8 M_B_BS#2 M_B_BS#0 M_B_BS#1

M_B_A0 M_B_A1 M_B_A2 M_B_A3 M_B_A4 M_B_A5 M_B_A6 M_B_A7 M_B_A8 M_B_A9 M_B_A10 M_B_A11 M_B_A12 M_B_A13 M_B_A14 M_B_A15

102 101 100 99 98 97 94 92 93 91 105 90 89 116 86 84 85 107 106

A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10/AP A11 A12 A13 A14 A15 A16/BA2 BA0 BA1 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63

RAS# WE# CAS# CS0# CS1# CKE0 CKE1 CK0 CK0# CK1 CK1# DM0 DM1 DM2 DM3 DM4 DM5 DM6 DM7 SDA SCL VDDSPD SA0 SA1

108 109 113 110 115 79 80 30 32 164 166 10 26 52 67 130 147 170 185 195 197 199M_B_DM0 M_B_DM1 M_B_DM2 M_B_DM3 M_B_DM4 M_B_DM5 M_B_DM6 M_B_DM7

M_B_RAS# 8 M_B_WE# 8 M_B_CAS# 8 M_CS2# 7 M_CS3# 7 M_CKE2 7 M_CKE3 7 M_CLK_DDR2 7 M_CLK_DDR#2 7 M_CLK_DDR3 7 M_CLK_DDR#3 7 M_B_DM[7..0] 84

8 7 6 5

8 M_B_DQ[63..0]

REVERSE TYPE

3

www.kythuatvitinh.com198 200DDRB_SA0

8 7 6 5

M_ODT3 M_B_CAS# M_B_A13 M_ODT2

8 7 6 5

1 2 3 4

M_B_A3 M_B_A2 M_B_A4 M_B_A7

SRN56J-5-GP RN23

8 7 6 5

1 2 3 4

M_CKE3 M_CKE2 M_B_BS#2 M_B_A12

SRN56J-5-GP RN12

8 7 6 5

1 2 3 4

M_B_WE# M_B_A10 M_B_BS#0 M_CS3#

SRN56J-5-GP

Decoupling CapacitorDDR_VREF_S32

Put decap near power(0.9V) and pull-up resistorC116 Do Not Stuff C101 Do Not Stuff C91 Do Not Stuff C114 Do Not Stuff C83 Do Not Stuff C105 SCD1U16V2ZY-2GP SCD1U16V2ZY-2GP C65 SCD1U16V2ZY-2GP C120 SCD1U16V2ZY-2GP C66 SCD1U16V2ZY-2GP C69 SCD1U16V2ZY-2GP 8 M_B_DQS#[7..0]

M_B_DQ0 M_B_DQ1 M_B_DQ2 M_B_DQ3 M_B_DQ4 M_B_DQ5 M_B_DQ6 M_B_DQ7 M_B_DQ8 M_B_DQ9 M_B_DQ10 M_B_DQ11 M_B_DQ12 M_B_DQ13 M_B_DQ14 M_B_DQ15 M_B_DQ16 M_B_DQ17 M_B_DQ18 M_B_DQ19 M_B_DQ20 M_B_DQ21 M_B_DQ22 M_B_DQ23 M_B_DQ24 M_B_DQ25 M_B_DQ26 M_B_DQ27 M_B_DQ28 M_B_DQ29 M_B_DQ30 M_B_DQ31 M_B_DQ32 M_B_DQ33 M_B_DQ34 M_B_DQ35 M_B_DQ36 M_B_DQ37 M_B_DQ38 M_B_DQ39 M_B_DQ40 M_B_DQ41 M_B_DQ42 M_B_DQ43 M_B_DQ44 M_B_DQ45 M_B_DQ46 M_B_DQ47 M_B_DQ48 M_B_DQ49 M_B_DQ50 M_B_DQ51 M_B_DQ52 M_B_DQ53 M_B_DQ54 M_B_DQ55 M_B_DQ56 M_B_DQ57 M_B_DQ58 M_B_DQ59 M_B_DQ60 M_B_DQ61 M_B_DQ62 M_B_DQ63

5 7 17 19 4 6 14 16 23 25 35 37 20 22 36 38 43 45 55 57 44 46 56 58 61 63 73 75 62 64 74 76 123 125 135 137 124 126 134 136 141 143 151 153 140 142 152 154 157 159 173 175 158 160 174 176 179 181 189 191 180 182 192 194 11 29 49 68 129 146 167 186 13 31 51 70 131 148 169 188 114 119 1 2

SMBD_ICH 3,12,22 SMBC_ICH 3,12,22

3D3V_S0

NC#50 NC#69 NC#83 NC#120 NC#163/TEST VDD VDD VDD VDD VDD VDD VDD VDD VDD VDD VDD VDD

50 69 83 120 163 81 82 87 88 95 96 103 104 111 112 117 118

2

2 R67 10KR2J-3-GP

1

1

Do Not Stuff

C55

DY

3

1D8V_S3

C92 Do Not Stuff

DY

DY

DY

DY

DY

DY

M_B_DQS#0 M_B_DQS#1 M_B_DQS#2 M_B_DQS#3 M_B_DQS#4 M_B_DQS#5 M_B_DQS#6 M_B_DQS#7 M_B_DQS0 M_B_DQS1 M_B_DQS2 M_B_DQS3 M_B_DQS4 M_B_DQS5 M_B_DQS6 M_B_DQS7 M_ODT2 M_ODT3

DQS0# DQS1# DQS2# DQS3# DQS4# DQS5# DQS6# DQS7# DQS0 DQS1 DQS2 DQS3 DQS4 DQS5 DQS6 DQS7 OTD0 OTD1 VREF VSS GND MH1DDR2-200P-23-GP-U1

8 M_B_DQS[7..0]

DDR_VREF_S3_1 7 7

C182 Do Not Stuff

DY

C185 SCD1U16V2ZY-2GP

VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS

1

1

3 8 9 12 15 18 21 24 27 28 33 34 39 40 41 42 47 48 53 54 59 60 65 66 71 72 77 78 121 122 127 128 132 133 138 139 144 145 149 150 155 156 161 162 165 168 171 172 177 178 183 184 187 190 193 196

1D8V_S3

Place these Caps near DM21 1 1 1C73 SC1U10V3KX-3GP C419 Do Not Stuff C474 Do Not Stuff Do Not Stuff

1 2

C438 Do Not Stuff

C441

2

2

2

SC1U10V3KX-3GP

2

DY

DY

DY

2

1

1

1

1

1

1

1

1

1

1

2

2

2

2

2

2

2

2

2

2

2

1

1

1

1

C104 Do Not Stuff

1

C72 Do Not Stuff Do Not Stuff

C99 SCD1U16V2KX-3GP

C84 SCD1U16V2KX-3GP

2

2

2

DY

DY

202 MH1

GND MH2

201 MH2

2

2

62.10017.A71 62.10017.B51

High 9.2mm

1

2

1

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title

DDR2 Socket 1 (DM2)Size Date:A B C D

Document Number

Rev

Big Bear 2Wednesday, October 22, 2008E

-113 of 50

Sheet

5

4

3

2

1

WIRELESS_BTN#_R LSW1

1

3 5

2

4SW-TACT-122-GP

D

62.40009.681 62.40009.6613D3V_S0 RN107 WIRELESS_BTN# INTERNET# MAIL# BT_BTN# INTERNET#_R LSW2

D

1 2 3 4

8 7 6 5

1

3 5

SRN10KJ-6-GP

2

4SW-TACT-122-GP

RN80 36 WIRELESS_BTN# 36 INTERNET# 36 MAIL# 36 BT_BTN#

C

www.kythuatvitinh.comMAIL#_R LSW3 SRN470J-3-GP

4 3 2 1

5 6 7 8

62.40009.681 62.40009.661

1

3 5 4

2

SW-TACT-122-GP

C

62.40009.681 62.40009.661

BT_BTN#_R

LSW4

1

3 5

2

4SW-TACT-122-GP

62.40009.681 62.40009.661

SC

B

3D3V_AUX_S5 RN59 LID_CLOSE# I2C_INT E-BUTTON#

B

5 6 7 8

4 3 2 1SRN10KJ-6-GP

3D3V_S0

3D3V_AUX_S5 EKCN1 50 LID_CLOSE#_R 50 E-BUTTON#_R 3D3V_AUX_S5 LEDB1

9 1

9 1 2 3 4 5 6 7 8 10

5V_S0

BAT_SCL_R 50 I2C_INT_R 50 BAT_SDA_R 50 RN109 BAT_SCL_R I2C_INT_R BAT_SDA_R

RN76 36 36A

LID_CLOSE# E-BUTTON#

3 4

2 1SRN470J-4-GP-U

LID_CLOSE#_R E-BUTTON#_R

2 3 4 5 6 7 8 10

Xres

TP267 Do Not Stuff

1 2 3 4

8 7 6 5SRN0J-7-GP

BAT_SCL 36,47,48 I2C_INT 36 BAT_SDA 36,47,48 UMAA

Wistron CorporationACES-CON8-15-GP ACES-CON8-15-GP

20.K0315.008 20.K0381.008

20.K0315.008 20.K0381.008

21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title

SCSize

Document Number

LAUNCH Big Bear 2Sheet1

Rev

-1of 50

Date: Wednesday, October 22, 20085 4 3 2

14

LCD/INVERTER/CCD CONNSC10U10V5ZY-1GP LCDVDD

Place close to MXM slot for BB2RN17 LVDS_TXBOUT0LVDS_TXBOUT0+ LVDS_TXBOUT1LVDS_TXBOUT1+

Inverter Pin Pin Symbol Vin Vin Brightness BLON GND GND1

1

20 20

USBPN8 USBPP8

41 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42

C373

1

LCD1

C366

1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39

DY2 2

2

C370 DY Do Not Stuff Do Not Stuff

1 2 3 4 5 6

1 2 3 4

UMA

8 7 6 5

GMCH_TXBOUT0GMCH_TXBOUT0+ GMCH_TXBOUT1GMCH_TXBOUT1+

7 7 7 7

SRN0J-7-GP RN18 LVDS_TXBOUT2LVDS_TXBOUT2+ LVDS_TXBCLKLVDS_TXBCLK+

3D3V_S0

LCD_EDID_CLK LCD_EDID_DAT CCD_PWR BRIGHTNESS_CN BLON_OUT1

BLON_OUT

1R257

233R2J-2-GP F3

DCBATOUT

1 1 1

2

PWR_INVERTER

LVDS_TXBCLK+ LVDS_TXBCLKLVDS_TXBOUT2+ LVDS_TXBOUT2LVDS_TXBOUT1+ LVDS_TXBOUT1LVDS_TXBOUT0+ LVDS_TXBOUT0LVDS_TXACLK+ LVDS_TXACLKLVDS_TXAOUT2+ LVDS_TXAOUT2LVDS_TXAOUT1+ LVDS_TXAOUT1LVDS_TXAOUT0+ LVDS_TXAOUT0-

1 2 3 4

UMA

8 7 6 5

GMCH_TXBOUT2- 7 GMCH_TXBOUT2+ 7 GMCH_TXBCLK- 7 GMCH_TXBCLK+ 7

SRN0J-7-GP RN15 LVDS_TXAOUT0LVDS_TXAOUT0+ LVDS_TXAOUT1LVDS_TXAOUT1+

CCD Pin Pin 1 2 3 4 5 Symbol CCD_PWR USBUSB+ GND GND

1 2 3 4

UMA

8 7 6 5

GMCH_TXAOUT0GMCH_TXAOUT0+ GMCH_TXAOUT1GMCH_TXAOUT1+

7 7 7 7

SRN0J-7-GP RN16 LVDS_TXAOUT2LVDS_TXAOUT2+ LVDS_TXACLKLVDS_TXACLK+

C390 SC10U25V6KX-1GP 30

C391 SCD1U50V3ZY-GP SCD1U50V3ZY-GP

www.kythuatvitinh.comPOLYSW-1D1A24V-GP

69.50007.A41

ACES-CONN40A-2GP

1 2 3 4

UMA

8 7 6 5

GMCH_TXAOUT2- 7 GMCH_TXAOUT2+ 7 GMCH_TXACLK- 7 GMCH_TXACLK+ 7

20.F0993.040 20.F1084.040

2

2

SRN0J-7-GP

LVDS_TXBCLK+ LVDS_TXBCLKLVDS_TXBOUT2+ LVDS_TXBOUT2-

G72_TXBCLK+ G72_TXBCLKG72_TXBOUT2+ G72_TXBOUT2-

30 30 30 30

LVDS_TXBOUT1+ LVDS_TXBOUT1LVDS_TXBOUT0+ LVDS_TXBOUT0-

R255

DY

2R256 2 Do Not Stuff 2 1 Do Not Stuff 2 1

Do Not Stuff 1

G72_TXBOUT1+ G72_TXBOUT1G72_TXBOUT0+ G72_TXBOUT0-

30 30 30 30

L_BKLTCTL 7 LVDS_TXACLK+ LVDS_TXACLKLVDS_TXAOUT2+ LVDS_TXAOUT2G72_TXACLK+ G72_TXACLKG72_TXAOUT2+ G72_TXAOUT230 30 30 30

BRIGHTNESS_CN BLON_OUT

33R2J-2-GP 1 LCDVDD_ON

BRIGHTNESS 36 BLON_OUT 36

RN63 SRN10KJ-5-GP

2 1

C376

C378

DY

DY3 4

LVDS_TXAOUT1+ LVDS_TXAOUT1LVDS_TXAOUT0+ LVDS_TXAOUT03D3V_S0

G72_TXAOUT1+ G72_TXAOUT1G72_TXAOUT0+ G72_TXAOUT0-

30 30 30 30

UMA7 GMCH_LCDVDD_ON

LCDVDD

1 R250

2

U20 0R2J-2-GP

Layout 40 milLCDVDD_ON

1 2 3 4

IN#1 OUT EN GND

1

2

2

G5281RC1U-GP

C360 SC4D7U10V3KX-GP

74.05281.093

2

1 2SRN2K2J-1-GP RN61

C363 SC4D7U10V3KX-GP SC4D7U10V3KX-GP

C364 Do Not Stuff Do Not Stuff

GND IN#8 IN#7 IN#6 IN#5

1

1

9 8 7 6 5

3D3V_S0

DY

4 3

30 LCD_EDID_CLK 30 LCD_EDID_DAT

LCD_EDID_CLK LCD_EDID_DAT

F2 CCD_PWR

1C368 Do Not Stuff

2FUSE-1A6V-2-GP

3D3V_S0 7 CLK_DDC_EDID 7 DAT_DDC_EDID

1

C371 SC4D7U10V5ZY-3GP

1

2 1

3 4

RN62 SRN0J-6-GP

69.50007.721 69.50007.981

2

2

UMA

UMA

DY

Place close to MXM slot for BB2Title Size Document Number

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.

LCD CONN Big Bear 2Sheet 15 of

Rev

-150

Date: Wednesday, October 22, 2008

5

4

3

2

1

C

E

5V_S0 Q3 36 BT_LED SRN100J-3-GP LED3 BLT_LED#_R

Q30 DDTC143ZUA-7-F-GP R2

B

R1 R2

C E

BLT_LED#

2 1RN14

3 4

K

ALED-B-68-GP

84.00143.D1K

5V_S5 DDTC143ZUA-7-F-GP

83.19217.070 83.00190.P70

B

R1 R1 ACLED1 RN54 FRONT_PWRLED# STDBY_LED#

84.00143.D1KD

D

36 FRONT_PWRLED

1 2

4 3SRN100J-3-GP

FRONT_PWRLED#_R

3

232 WLAN_LED#

R252

1

233R2J-2-GP

WLAN_LED#_1

STDBY_LED#_R

4LED-OB-2-GP

1

3D3V_S0 LED2 Q13 36 WLAN_TEST_LED WLAN_LED#_1_R

K

ALED-Y-57-GP

Q31 DDTC143ZUA-7-F-GP R2

83.19223.A70 83.00195.G70

C

E

G

. . . . .

D

84.00143.D1K

83.01921.P70 83.00190.S7A

.

SR1 2N7002E-1-GP

36

STDBY_LED

C

36 DC_BATFULL

www.kythuatvitinh.comDC_BATFULL#

84.2N702.D31 84.2N702.E31

B

EMI

WLAN_LED#_1_R BLT_LED#_R

1

1

Q28 DDTC143ZUA-7-F-GP

C

E

R2

84.00143.D1K

C

3D3V_AUX_S5

2

B

BTYLED1

DC_BATFULL#_R

3 4

1 2

DY

2

EC102 Do Not Stuff

EC103 Do Not Stuff

Q29 DDTC143ZUA-7-F-GP R2

C

R1

DY

RN53

CHARGE_LED#

1 2

4 3

CHARGE_LED#_R

SRN100J-3-GP

LED-GY-14-GP

83.00195.I70 83.19223.B70Q4 36 NUM_LED

84.00143.D1K

E

B

R1 R2

C E

NUM_LED#

NUM_LED#_R MEDIA_LED#_R NUM_LED#_R CAP_LED#_R

B

R1 R421 36 CHARGE_LED STDBY_LED#

EMISRN150J-1-GP

2

1 Do Not StuffR418

STDBY_LED#_1

DDTC143ZUA-7-F-GP

84.00143.D1KFRONT_PWRLED#_1 19 MEDIA_LED# MEDIA_LED#

FRONT_PWRLED#

2

1 Do Not Stuff

1 2 3 4RN24

8 7 6 5

B

R430 L-line_LED#_R

2 2 2

MEDIA_LED#_R

1 1 1

DY DY DYB

Q32 L-line_LED#

2 1 604R2F-2-GP

C ER2

EC34 Do Not Stuff EC30 Do Not Stuff EC19 Do Not Stuff

R1

B

L-line_LED 36

DDTC143ZUA-7-F-GP

84.00143.D1K36 3D3V_AUX_S5 CAP_LED

Q6

B

R1 R2

C E

CAP_LED#

CAP_LED#_R

5V_S5

DDTC143ZUA-7-F-GP

84.00143.D1K1 13 2 1 2 3 4 5 6 7 8 9 10 11 12 14ACES-CON12-9-GP C688 Do Not Stuff

15V_S0 R253 10KR2J-3-GP R251 KBC_PWRBTN#_R

PWCN1

DYL-line_LED#_R NUM_LED#_R MEDIA_LED#_R CAP_LED#_R KBC_PWRBTN#_R FRONT_PWRLED#_1 STDBY_LED#_1

2

1

2470R2J-2-GP

KBC_PWRBTN# 36

1

A

DY2

1

C689 Do Not Stuff

1G23 Do Not Stuff

2

C374 SCD1U16V2ZY-2GP

UMA

A

2

Wistron CorporationL-line_LED#_R NUM_LED#_R MEDIA_LED#_R CAP_LED#_R KBC_PWRBTN#_R FRONT_PWRLED#_1 STDBY_LED#_1 L-line_LED#_R 50 NUM_LED#_R 50 MEDIA_LED#_R 50 CAP_LED#_R 50 KBC_PWRBTN#_R 50 FRONT_PWRLED#_1 50 STDBY_LED#_1 50 21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title Size Document Number

20.K0315.012 2ND = 20.K0370.012

Power & LED Board Big Bear 2Sheet1

Rev

-1of 50

Date: Wednesday, October 22, 20085 4 3 2

16

A

B

C

D

E

Hsync & Vsync level shiftLayout Note: Place these resistors close to the CRT-out connector CRT_R_SYS

5V_S0

C50

1

2SCD1U16V2KX-3GP

Ferrite bead impedance: 10 [email protected] 1L9 2 FCB1608CF-GP

68.00230.021 68.00119.0814

CRT_HSYNC CRT_G

2

14

CRT_R

3U6A TSAHCT125PW-GP CRT_HSYNC2

R574

CRT_G_SYS

1

68.00230.021 68.00119.081CRT_B_SYS Do Not Stuff Do Not Stuff

7

L8 2 FCB1608CF-GP

1

2Do Not Stuff R56

CRT_HSYNC1

73.74125.L13 73.74125.L12CRT_B 5V_S0

1Do Not Stuff

14

1

1

1

1

1

1

1

1

1

C404

C398

C396

SC15P50V2JN-2-GP

SC6D8P50V2DN-GP

R267 150R2J-L1-GP-U

R269 150R2J-L1-GP-U

R272 150R2J-L1-GP-U

SC6D8P50V2DN-GP

68.00230.021 68.00119.081

C401

C397

C395 CRT_VSYNC

4

L7 2 FCB1608CF-GP

CRT_VSYNC2

1

2Do Not Stuff

CRT_VSYNC1

2

2

2

2

2

2

5

6U6B TSAHCT125PW-GP

DY2 2 2

DY

DY

7

73.74125.L13 73.74125.L12

30 CRT_RED 30 CRT_GREEN 30 CRT_BLUE

3

7 GMCH_BLUE 7 GMCH_GREEN 7 GMCH_RED

www.kythuatvitinh.comRN73 5V_S0

1 2 3 4

8 7 6 5

CRT_R_SYS CRT_G_SYS CRT_B_SYS

D10

2

Do Not Stuff

For UMA CRT7 GMCH_HSYNC 7 GMCH_VSYNC

CRT_R 3

DY

Do Not Stuff

DIS

Do Not Stuff 83.00099.K11

RN72

1

2 1

3 4

CRT_HSYNC CRT_VSYNC

5V_S0

SRN0J-6-GP

RN6

1 2 3 4

8 7 6 5

CRT_B_SYS CRT_G_SYS CRT_R_SYS

14

2

Do Not Stuff

CRT_G 3

DY

Do Not Stuff 83.00099.K11

For DIS CRT30 CRT_HSYNC 30 CRT_VSYNC

SRN0J-7-GP

1

CRT_HSYNC CRT_VSYNC

9

10

D8

UMA

3

8

UMA

7 14

U6C TSAHCT125PW-GP

D7

73.74125.L13 73.74125.L1213

2

Layout Note: * Must be a ground return path between this ground and the ground on the VGA connector. Pi-filter & 150 Ohm pull-down resistors should be as close as to CRT CONN. RGB will hit 75 Ohm first, pi-filter, then CRT CONN.

Do Not Stuff

5V_S0

CRT_B 3

DY1

Do Not Stuff 83.00099.K1112

11U6D TSAHCT125PW-GP

7

73.74125.L13 73.74125.L12

CRT I/F & CONNECTOR2

DDC_CLK & DATA level shift5V_S0 3D3V_S02

3D3V_S0

5V_CRT_S0

1

D6 CH551H-30PT-GP

CRT1 F1 CRT_R CRT_G CRT_B 5V_CRT_DDC

83.R5003.H8H25V_CRT_S0 DAT_DDC1_5 RN70 SRN2K2J-1-GP FUSE-1D1A6V-4GP-U

16 3 4 1 2 3 4 5 17 2VIDEO-15-42-GP-U

8 7 6 5RN69 SRN2KJ-2-GP

6 11 7 12 8 13 9 14 10 15

1

2

69.50007.691 69.50007.7712 1 1 2 3 4Q15

CRT_HSYNC1 CRT_VSYNC1 CLK_DDC1_5 C27 SCD01U16V2KX-3GP 7 GMCH_DDCDATA 7 GMCH_DDCCLK

1

1

1

C393 SC100P50V2JN-3GP

C26 SC18P50V2JN-1-GP

C25 SC18P50V2JN-1-GP

1

C394 SC100P50V2JN-3GP

2 1

UMA

3 4

RN1 SRN0J-6-GP

4 5 6

3 2 12N7002EDW-GP

CRT_IN#_R DAT_DDC1_5

2

2

20.20378.015 20.20775.015R265 36 CRT_DEC# 5V_S0

2

2

1

CRT_IN#_R

D5

1

2470R2J-2-GP

C392 Do Not Stuff

3 1Do Not Stuff

DY 83.00099.K11

DY

6 1 7 2 8 3 9 4 10 5C

30 CRT_DDCDATA 30 CRT_DDCCLK

84.DMN66.03F

CLK_DDC1_5 UMA1

1

2

Wistron Corporation21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C. Title Size Document Number

CRT Connector Big Bear 2SheetE

Rev

-117 of 50

Date: Wednesday, October 22, 2008A B D

5

4

3

2

1

5V_S0 5V_S0 3D3V_S0

2

Type AC8 C10

2

EC61

1

2

Do 1 Not Stuff

HDMI1

1R264 Do Not Stuff

DY DY2

1

Do Not Stuff

EC60 Do Not Stuff

4 3RN60 SRN1K5J-GP

DY1 2

SC1U16V3ZY-GP 1 TMDS_TX0+_MB TMDS_TX0-_MB TMDS_TX1+_MB TMDS_TX1-_MB TMDS_TX2+_MB TMDS_TX2-_MB

18 7 9 4 6 1 3 8 5 2TMDS_TXC+_MB TMDS_TXC-_MB

+5V_POWER TMDS_DATA0+ TMDS_DATA0TMDS_DATA1+ TMDS_DATA1TMDS_DATA2+ TMDS_DATA2-

SCL SDA CEC DDC/CEC_GROUNG HOT_PLUG_DETECT RESERVED#14

D

2

15 16 13 17 19 145V_S0 HDMI_CEC HDMI_HPD_MB

TMDS_SCL TMDS_SDA

DISD

TP6

Do Not Stuff R31

2

1Do Not Stuff

HDMI_O_HPD 30 30 NV_DVI_CLK 30 NV_DVI_DAT TMDS_SCL TMDS_SDA

U26

5V_S0

TMDS_DATA0_SHIELD TMDS_DATA1_SHIELD TMDS_DATA2_SHIELD TMDS_CLOCK_SHIELD TMDS_CLOCK+ TMDS_CLOCKSKT-USB-169-GP

DIS DY

2 5 3 6

1A 2A 1B 2B

1OE# 2OE# VCC GND

1 7 8 4

DDC_OE

11 10 12

GND GND GND GND

20 21 22 23

2

D1 Do Not Stuff Do Not Stuff

1

83.00099.K113

30 30

TMDS_A_TXCTMDS_A_TXC+

2

1

2

2

2

C

30 30

TMDS_A_TX0TMDS_A_TX0+

30 30

TMDS_A_TX1TMDS_A_TX1+

www.kythuatvitinh.comRN67 HDMI_HPD_MB

62.10027.661 62.10078.161

Do Not Stuff 73.53305.A0B DIS

1 2

DIS

4 3

TMDS_TXC-_MB TMDS_TXC+_MB

Do Not Stuff RN64

3D3V_S0

Close

HDMI1

1 2

DIS

4 3

TMDS_TX0-_MB TMDS_TX0+_MB

C

3D3V_S0

Do Not Stuff RN65

1

2

1

1

UMA

UMA

UMA


Recommended