+ All Categories
Home > Documents > IC Processing

IC Processing

Date post: 13-Jan-2016
Category:
Upload: pello
View: 47 times
Download: 1 times
Share this document with a friend
Description:
IC Processing. Initial Steps: Forming an active region. Photoresist is chemically removed in acid, or stripped in an O 2 plasma. After stripping photoresist, field oxide is grown. Field oxide provides insulation between adjacent junctions. - PowerPoint PPT Presentation
62
IC Processing
Transcript
Page 1: IC Processing

IC Processing

Page 2: IC Processing
Page 3: IC Processing
Page 4: IC Processing
Page 5: IC Processing

Initial Steps: Forming an active region

Si3N4 is etched away using an F-plasma: Si3dN4 + 12F → 3SiF4 + 2N2

Or removed in hot phosphoric acid

After stripping photoresist, field oxide is grown. Field oxide provides insulation between adjacent junctions

Photoresist is chemically removed in acid, or stripped in an O2 plasma

Page 6: IC Processing

N and P wells are formed Photoresist mask is applied, and active ions implanted by ion bombardment. Typically, 150-200 keV accelerating energy

After implantation, ions are diffused into substrate to form wells

Page 7: IC Processing

After well formation, additional N and P layers are formed in respective N and P wells, then a layer of polysilicon is deposited. Polysilicon is electrically

conductive and used for gate voltage connections.

Page 8: IC Processing

Insulating layers of SiO2 are grown around the gate, followed by N or P bombardment for form the NMOS or PMOS source and drain regions.

After forming gate, source and drain regions, Ti film is deposited by sputtering to act as electrical interconnect

Page 9: IC Processing

Ti is reacted with Nw to form TiSi2 where it contacts silicon (black regions) or TiN elsewhere. Then, it is coated with photoresist and

etched, followed by deposit of another insulating SiO2 layer.

Another coat of photoresist followed by etching exposes gates for connections

Page 10: IC Processing

Finally, aluminum is sputtered on wafer, masked and plasma etched. Additional interconnect layers may be added the same way.

A barrier region of TiN is applied, followed by thin-film application of W, which undergoes CMP to provide a flat surface with exposed contacts

Page 11: IC Processing

SEM photograph of interconnects formed in an integrated circuit. Conductive metals are carefully chosen to provide right conductivity (or resistivity) and dielectric properties

Page 12: IC Processing

Photolithography

Page 13: IC Processing
Page 14: IC Processing
Page 15: IC Processing
Page 16: IC Processing
Page 17: IC Processing

K1 ~ 0.6-0.8 and

K2 ~ 0.5.

NA is the numerical aperture number, NA=n*sin()

where n=1 and is the angle formed by the point light source and the aperture width

Page 18: IC Processing

ExampleEstimate the resolution and depth of focus of an

excimer laser stepper using KrF light source ( = 248 nm) and NA=0.6 Assume k1 = 0.75 and k2 = 0.5.

Solution:

R = k1*/NA = 0.75(0.248/0.6) = 0.31 nm

DOF = ± k2*/NA2 = ±0.5(0.248/(0.6)2) = ±0.34 m

Page 19: IC Processing

Shrinking device size drives need for finer replication methods:

Page 20: IC Processing
Page 21: IC Processing
Page 22: IC Processing
Page 23: IC Processing
Page 24: IC Processing
Page 25: IC Processing
Page 26: IC Processing
Page 27: IC Processing
Page 28: IC Processing

Typical Photoresist Problems

Page 29: IC Processing
Page 30: IC Processing

Wet and Dry Etching

Page 31: IC Processing

Wet Chemical Treatment

Page 32: IC Processing
Page 33: IC Processing
Page 34: IC Processing

Etching Challenges

Page 35: IC Processing
Page 36: IC Processing

Dry Etching

Page 37: IC Processing
Page 38: IC Processing
Page 39: IC Processing
Page 40: IC Processing
Page 41: IC Processing

Wet vs Dry Etching

Page 42: IC Processing

Thin Films and Diffusion

Page 43: IC Processing
Page 44: IC Processing
Page 45: IC Processing

Diffusion is not constant across cross section, and continues with every subsequent high-temperature step; hence, we use charts as below to calculate surface concentrations, Cs, from average conductivity,

Page 46: IC Processing

Effective diffusivity is:

DAeff=Do+D-(n/ni)+D=)n/ni)2 for N-type

DeffA=Do+D+(p/ni)+D++(p/ni)2 for P-type

Values are tabulated, as in table 7.5

Effective diffusion-time, (Dt)eff, is the sum of the diffusivity and time at each step:

(Dt)eff= D1t1+D1t2(D2/D1)=D1t1+D2t2

Page 47: IC Processing

Diffusion Data

Page 48: IC Processing

Example

Figure 7-17 Dopant surface concentration vs. effective conductivity for various substrate concentrations, CB

Page 49: IC Processing
Page 50: IC Processing

Chemical Vapor Deposition (CVD)

Page 51: IC Processing

Typical thin-film problems

Page 52: IC Processing
Page 53: IC Processing

Sputtering

Page 54: IC Processing

Physical Vapor Deposition (PVD)

Page 55: IC Processing
Page 56: IC Processing
Page 57: IC Processing
Page 58: IC Processing
Page 59: IC Processing
Page 60: IC Processing
Page 61: IC Processing
Page 62: IC Processing

Suggested exercises

Do Problem 2.1 in Silicon VLSI Technology

Look over example problem (7.3) and examples on page 390 and 412.


Recommended