S. Durkin Mar. 2, 2010 1
ME1/1 ElectronicsUpgrade
S. Durkin Ohio State Mar. 2 , 2010
S. Durkin Mar. 2, 2010
Digital CFEB – Designed for the SLHCDeal with possible ME1/1 Rate IssuesReplace Conventional ADC and SCA storage with Flash ADC and Digital Storage• New System Deadtimeless, Removes rate worries• Similar cost to old systemFairly Radical Idea – Couldn’t build 5 Years Ago
2
S. Durkin Mar. 2, 2010
ME1/1 Linked to ME4/2 Upgrade?
New ME4/2 chambers need boards.Propose 514 new cards ME1/1 Old cards to populate ME4/2 Upgrade ME1/1• Handles highest particle flux• Most important for momentum
resolution.• Removes ganged strips in ME1/1a
DCFEBs were designed for SLHCLuminosity at SLHC unfortunatelyyears away.• A 1:1 swap with little immediate improvement and risks involved
• Don’t know rates yet
• First do no harm…3
S. Durkin Mar. 2, 2010
Digital CFEB part a Large Electronic System
ME1/1 Electronics Upgrade
514 DCFEBs OSU 0.5 FTE 72 DMBs 72 TMB (d.c.)TAMU+ULCA 1.0FTE 72 LVDB (+more power) 72 LVMB1028 Cables (default skewclear)
Build Roughly 1/6 of Present CMS Cathode System in 18-24 Months
Definitely Aggressive, Possible? Not with present manpower• Engineers need >18 months to design and build preproduction board, and mass produce production boards (radiation tests…)• Time has to be allocated to test boards as system
LVDB
4
2010 R&D Funding
S. Durkin Mar. 2, 2010
Digital CFEB R&D BoardDesigned to study linearity, noise, data transmission(there will be issues): - Coupling single ended Buckeye Amp to bipolar flash SCAs - Fiber output versus Skewclear outputNoise on Analog-Digital boards can be problems - use old PC boards analog isolation
Have started schematic and PC board layoutCould have board in R&D board 4 months if no interruptions…Perform linearity tests, noise tests, and then Radiation testing in a beam
5
S. Durkin Mar. 2, 2010
CFEB 2 R&D boards, 2 preproduction boards 1997-2000 Test beams, Radiation tests (SEU rates, Total Dosage)CFEB production & testing October 2001-July 20032 Engineers/physicists , 2 Technicians, 1 Student
How long did present CFEB take to produce?
• this time we expect to only need 1 R&D board• DCFEB Amplifier PC board noise protection copied from CFEB PC• CFEB production & testing faster with 1/5 number of boards
6
S. Durkin Mar. 2, 2010
Schedule set by LHC shutdown not by physics, R&D, or manpower
Conclusion
• With additional engineer could produce R&D prototype by mid-summer
• Manpower needs to be found to design and build other boards and cables
• Time and physicists need to be found for board radiation tests as well as testing the resulting prototype boards as a system
Risks: Nearly Impossible Schedule to Meet We are willing to attempt it (with additional manpower) Must assure ME1/1 new electronics as good as old electronics Cannot rush board and system tests
7
S. Durkin Mar. 2, 2010
Backup Slides
8
S. Durkin Mar. 2, 2010
First Step – Choose ADC
• ADC choice drives subsequent design considerationsInterface between pre-amp and ADCVoltage/Power requirements
- Could impact LVDB design• ADC choices:(8 ch, 12 bit, 20-65 MSPS, Serial LVDS output)MAX1437 (Maxim) 1.8V supply, 1.4Vpp rangeADC12EU050 (National) 1.2V supply, 2.1Vpp rangeAD9222 (Analog Devices) 1.8V supply, 2Vpp rangeADS5281 (Texas Instr.) 3.3V analog, 1.8V digital, 2Vpp range
9
S. Durkin Mar. 2, 2010
Issues with ADCs• None are suitable drop-in replacements for SCA/ADC
- ADC’s All have differential inputs Limits on common mode Have internal input bias network
- Pre-Amp Single ended output Limited range of baseline level Designed to drive small capacitive load
- Pre-Amp/ADC Interface Mnfr. suggest transformer coupling
(not an option for us) Amplifier to generate differential signal
(requires 96 amplifiers) Direct couple single ended signal
(common mode consequences)(level shifting/scaling)
AC couple single ended signal(common mode consequences)(no level shifting, but still have biasing to consider)
10
S. Durkin Mar. 2, 2010
Evaluation Boards
• Purchased Evaluation Boards for ADS5281 and AD9222• Basic Setup:
Input Circuitry
ADC+- DeSer
Logic Analyzer
• Identify constraints/operation limits of ADC Direct Coupling Concerns
- Common ModeData Sheet: Vcm = 1.5±0.05VHow far from nominal?Baseline Level
- RangeDigital output range is 2VBut is linear range of common mode 2V?
AC Coupling Concerns- Same as direct coupling- No worries with pre-amp baseline level- But need to bias positive input
11
S. Durkin Mar. 2, 2010
Constraints (ADS5281)
• ADC Constraints: Vcm -600mV < (IN+ + IN-)/2 < Vcm +300mV (1.8Vpp on IN+)
(IN- -1V) < IN+ < (IN-+1V) (ADC output range)
• Pre-Amp Constraints: Baseline Level
- Currently 1.8V- Max ~2.0V- Min ~1.2V (maybe 1.0V)
Drive Capability- Small (few mA at best)
• Scaling: Scale down input Add digital gain on output Resistor divider
Vcm
1.2k
1.2k
12
S. Durkin Mar. 2, 2010
Digitize Amplifier Pulses
Connect CFEB to Evaluation Board:
0.5 1 1.5 20.000000
0.500000
1.000000
1.500000
2.000000
2.500000
Series1Series3Series5Series7Series9Series11
50ns samples
13