+ All Categories
Home > Documents > Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS...

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS...

Date post: 01-Jan-2016
Category:
Upload: martina-joseph
View: 214 times
Download: 0 times
Share this document with a friend
26
Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 1 2011 ITRS Emerging Research Devices Working Group Face – to – Face Meeting Jim Hutchby – Facilitating Kongresshotel Potsdam Room – 0/217 Am Luftschiffhafen 1 14471 Potsdam, Germany Sunday, April 10, 2011 8:00 a.m. – 5:15 p.m.
Transcript
Page 1: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 1

2011 ITRS Emerging Research Devices

Working Group

Face – to – Face Meeting

Jim Hutchby – FacilitatingKongresshotel Potsdam

Room – 0/217Am Luftschiffhafen 1

14471 Potsdam, GermanySunday, April 10, 20118:00 a.m. – 5:15 p.m.

Page 2: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

ERD WG FxF Meeting 4/10/11 Potsdam, Germany 2Work in Progress --- Not for Publication

Hiroyugi Akinaga AIST Tetsuya Asai Hokkaido U. Yuji Awano Keio U. George Bourianoff Intel Michel Brillouet CEA/LETI Joe Brewer U. Florida John Carruthers PSU Ralph Cavin SRC An Chen GLFOUNDRIES U-In Chung Samsung Byung Jin Cho KAIST Sung Woong Chung Hynix Luigi Colombo TI Shamik Das Mitre Erik DeBenedictis SNL Simon Deleonibus LETI Bob Fontana IBM Paul Franzon NCSU Akira Fujiwara NTT Christian Gamrat CEA Mike Garner Intel Dan Hammerstrom PSU Wilfried Haensch IBM Tsuyoshi Hasegawa NIMS Shigenori Hayashi Matsushita Dan Herr SRC Toshiro Hiramoto U. Tokyo Matsuo Hidaka ISTEK Jim Hutchby SRC Adrian Ionescu EPFL Kiyoshi Kawabata Renesas Tech Seiichiro Kawamura Selete Suhwan Kim Seoul Nation U Hyoungjoon Kim Samsung

Atsuhiro Kinoshita Toshiba Dae-Hong Ko Yonsei U. Hiroshi Kotaki Sharp Mark Kryder INSIC Zoran Krivokapic GLOBALFOUNDRIES Kee-Won Kwon Seong Kyun Kwan U.Jong-Ho Lee Hanyang U. Lou Lome IDA Hiroshi Mizuta U. Southampton Kwok Ng SRC Fumiyuki Nihei NEC Ferdinand Peper NICT Yaw Obeng NIST Dave Roberts Nantero Barry Schechtman INSIC Sadas Shankar Intel Atsushi Shiota JSR Micro Satoshi Sugahara Tokyo Tech Shin-ichi Takagi U. Tokyo Ken Uchida Toshiba Thomas Vogelsang Rambus Yasuo Wada Toyo U. Rainer Waser RWTH A Franz Widdershoven NXP Jeff Welser NRI/IBM Philip Wong Stanford U. Dirk Wouters IMEC Kojiro Yagami Sony David Yeh SRC/TI Hiroaki Yoda Toshiba In-K Yoo SAIT Victor Zhirnov SRC

Emerging Research Devices Working Group

Page 3: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 3

Review Administrative Aspects Deliverables, Timeline, and Next Steps Proposed Chapter Outline and Page Count/Allocation Technology Entry Inclusion Criteria

Review Major Decisions Add a new More-than-Moore section Add “Storage Class Memory” and “Select Device” subsections to the

Memory section Add several technology entries from NRI and other regional programs to

the Logic Section Add a Logic Highlights and a Memory Highlights subsection to the

Critical Assessment section. Move the Logic Device Benchmarking subsection from the Architecture

Section to the Critical Assessments section Make several changes to the Architecture section

2011 ITRS ERD Chapter Preparation Business Meeting Objectives (1/3)

Page 4: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 4

Decide Structure & Major Technical Entries for Memory, Logic, More-than-Moore and Architecture Sections Factors considered

Structure Content (particularly proposed numerical content) considering 1)

Current experimental values, and 2) Long term potential values/goals for quantitative metrics

Decide Technology entries (drop/add/move to Transition Table) Sections

Logic Devices (including relevant materials issues) Memory Devices (including relevant materials issues) Emerging Research Architectures (Decide approach for Architecture

Section and build a strong connection between Logic & Architecture Sections).

More-than-Moore

2011 ITRS ERD Chapter Preparation Business Meeting Objectives (2/3)

Page 5: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 5

Review/critique each Technology Entry Major barrier and/or weaknesses Requirement(s) for new materials Most important research questions to be addressed (materials

and device structure) Level of risk and anticipated maturation time

Review Critical Assessment section Benchmarking Logic Devices Critical Assessment

Memory Logic

Highlight “Carbon-based Nanoelectronics”, “STT-MRAM”, and “Redox-RAM”,

Review the Difficult Challenges section

2011 ITRS ERD Chapter Preparation Business Meeting Objectives (3/3)

Page 6: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 6

7:30 Gathering time 8:00 Introductions 8:10 Review meeting objectives and agenda Hutchby 8:20 Review of Administrative Aspects Hutchby

Deliverables, Timeline, Events, & Next Steps Chapter Outline, Page Count & Allocation Cross TWG Linkages & Meetings

8:30 Review/Discuss Status of Major Tech Sections Section outline Table structure (Row headers, etc.) Table Content (Current & projected tables) Key materials issues

8:30 Memory Devices Zhirnov10:00 Break

ITRS ERD WG Meeting – April 10, 2011Agenda

Page 7: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 7

10:15 Logic Devices Bourianoff11:45 Lunch12:15 More-than-Moore Brillouet 1:15 Emerging Research Materials Garner 2:30 Architectures Franzon 3:30 Discuss/Decide Difficult Challenges Hutchby 4:00 Discuss Critical Review Section

4:00 Benchmarking 4:15 Critical Assessment Hutchby 4:45 Logic and Memory Highlights Hutchby

5:00 Wrap up and Review Actions Required All 5:15 Adjourn

ITRS ERD WG Meeting – April 10, 2010Agenda

Page 8: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 8

Draft ERD Chapter Outline Scope (1 page) Difficult Challenges (1) Taxonomy Chart (1) Devices

Memory Devices (7) Logic Devices (14)

Architectures (10) Critical Assessment (10) Fundamental Guiding Principles (1) Subtotal Pages (45) References (15) Total Pages (60)

Page 9: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 9

Draft ERD Chapter Outline Scope (1 page) Difficult Challenges (1) Taxonomy Chart (1) Devices

Memory Devices (13) Logic Devices (15) More than Moore (5)

Architectures (12) Critical Assessment (8) Fundamental Guiding Principles (1) References (15) Total Pages (72)

DRAFT

Page 10: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 10

Proposed 2011 ERD Working Group OrganizationERD Function Leader

Chapter Chair – North America Hutchby Chapter Co-chair – Japan ERD Uchida Chapter Co-chair – Europe Ionescu Chapter Co-chair – Korea ERD Chung Memory Zhirnov Logic Bourianoff More-than-Moore Brillouet Architecture Franzon Editorial Team Hutchby, Bourianoff, Brillouet,

Franzon, Chung, Garner/Herr, Ionescu, Zhirnov, Uchida

ITRS Liaisons– PIDS Ng, Hutchby– FEP Colombo– Modeling & Simulation Das/Shankar– Materials Garner– Metrology Herr/Obeng– Design Yeh/Bourianoff– More than Moore Brillouet

Page 11: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 11

2011 ITRS/ERD Major Deliverables and TimelineERD Chapter due August 15, 2011Major Tasks and Time Line Scope, Difficult Challenges, etc. April 30 Outlines for Memory, Logic, MtM, Arch, Mat’l April 30 Technology Requirements Tables July 1 Tables sent to editor August 1 Guiding Principles Section April 30 Draft Text Completed

Memory, Logic, MtM, Architecture, Material June 1 Benchmarking and Critical Review July 1 Chapter Completed Aug. 15 Chapter Frozen Sept. 15

Major Face-to-Face Meetings in 2011 ITRS/ERD Meeting Berlin, Germany April 10 ITRS/ERD Meeting at Semicon West (SF, CA) July 10 ITRS/ERD Meeting near Seoul, Korea Dec. 11

Page 12: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 12

# Decisions Made1. Memory:

♦Put Vertical MOSFET in the Memory Section.2. Logic:

♦Leave n-channel Ge and InP MOSFETs and p-channel GaSb MOSFETs in ERD/ERM♦The Tunnel FET should remain in the main Logic Tables and Section.♦Nanowire FET stays in ERD/ERM.♦Remove molecular from Logic Section – does not meet criteria♦Add MOTT-FET to the Logic Section♦Remove SET or move SET to the MtM Section♦Keep InP and Ge n-channel and GaSb p-channel MOSFETs in the Logic Section♦Add devices from NRI that meet the selection criteria♦Do not include Vertical MOSFET in Logic; keep/put in Memory Section.♦Change “Collective Spin Wave? to “Spin Wave”.♦Logic Working Group is: Shamik (Nanowires), Adrian (Tunnel FET),??(InP, Ge, GaSb), Jeff Welser (NRI Devices added), Jeff Kitun? ♦ Include the Spin Torque Majority Gate.♦Keep the Atomic Switch in Logic Tables (corrected Feb. 17, 2011)

Page 13: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication13 ERD WG 2/26/2009

Decisions Made

More-than-Moore♦ Architecture issues related to More-than-Moore will be in the MtM Section.♦Consider including items related to on-chip technology integration or “Technology Fusion”

Architectures:♦Add Architectures to the Scope Section♦Sequence of Architecture subsections

o Memoryo Von Neumanno Non Von Neumann

♦Architecture Working Group: Paul Franzon, Tetsua Asai, Matt Marinella, Lou Lome, Sadas Shankar ( Paul and Asai-san will be the writers and all will be commentators.)♦Change Architecture part of Taxonomy Chart. ♦Harvard versus Morphic architecturesNew Highlight Section: Create a new Highlight Section as part of the Critical Assessment Section for :♦Carbon-based Nanoelectronics, and for♦STT-MRAM and Redox RRAMMaterials♦Develop a table of Devices mapped onto materials and their critical property required to demonstrate the key attribute of the device.

Page 14: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 14

# Action (AI) Items:

1. Add Architectures to the Scope Section Hutchby2. Consider both “Neumann” and “Beyond Neumann” (or

morphic) architectures (Paul Franzon, Tetsua Asai and the Architecture Working Group will explore and develop this approach.

Franzon and Asai

3. Should Storage Class Memory drive a new architecture discussion in the Architecture Section? Explore a definition of SCM

Zhirnov and Schechtman

4. Explore fitting the SET for ADC application in the MtM Section. The SET is still in active research at NTT in Japan.

Brillouet

5. Develop a table of Devices mapped onto materiel and their critical property required to demonstrate the key attribute of the device.

BourianoffGarner and Zhirnov

6. Rename the FeFET to include the Fe-barrier device. Zhirnov7. Send ITRS URL Link to obtain the PPT files of this meeting Hutchby

8. Change “Nanobridge Cantilever” to just “Nanobridge” Zhirnov9. Talk to Jeff Welser regarding which NRI devices meet our

criteria to include them in the ERD Chapter.Bourianoff

10 Consider including items related to on-chip technology integration or “Technology Fusion”

Brillouet

11. Change Architecture part of Taxonomy Chart. Hutchby12, Make the NRI benchmarking methodology available to ERD Welser

13, Prepare a standalone section on benchmarking new devices using new device parameters

WelserBernstein

Page 15: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 15

Feedback on 2009 ERD Chapter Overall Comments

Excellent overall readability and balance as a summary Appropriate level of detail Scope

Define the terrain covered by performance gains Define “ultimately scaled CMOS” Clarify “new information processing paradigm” Clarify “bulk CMOS”

Difficult Challenges Clarify the term “bridge a knowledge gap” Italicize “This development would provide a significant increase in information …” Give an example of a new application that can be better performed by a new device than

by CMOS. Taxonomy – How useful is this to the reader? Critical Assessment

Some editorial comments Define “functional” Is the term “access resistance” sufficiently general? Comment on “compared to the existing memory technology” Should it say “compared to

existing memory technology scaled to its limit:”? How can we obtain more votes in the Critical Review? Include the OPA score in the left column of ERD 14 and 15.

Page 16: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 16

Feedback on 2007 ERD Chapter Overall Comments (Held over)

Mission of ERD is not clear cut to universities – clearly state the mission in the introduction.

Need more detailed discussion of key messages and issues between ERD and ERM

Is a Technology Entry being limited by Fundamental Limits or a technologically limited research gap?

ERD needs to maintain a dialog with the Systems Drivers Chapter Should ERD continue to include a failing Technology Entry?

Page 17: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 17

Feedback on 2009 ERD ChapterEmerging Research Memory Devices

♦ Transfers Expand the scope by including a new section on the “Select Device”, either a

diode or transistor Expand the scope by including Storage Class Memorysuch as Magnetic

Packet Memory ( Racetrack) Move Nanowire Phase Change Memory to the Memory Transition Table and

recommend its transition to PIDS as a variant of PCM. For the time being, keep the Electronics Effects Memory intact as a category

for further discussion, with the exception of moving Fe Polarization Memory to the FeFET category and devising a new name to distinguish this from the Fe Capacitor Memory

Add a row in the Memory Table to include an indication of a particular memory suitability for SCM

♦ Other comments Include optical memory for More-than-Moore? Need to define (or make a table) a role ( necessary condition) of memory

element as an interconnection. Examples ;o For configurable logic using such as CMOLo For Inference Architecture such as Bayesian inference networks

Page 18: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 18

Feedback on 2009 ERD ChapterEmerging Research Logic Devices (1/3)

♦ Transfers III-V Alternate Channel Materials to PIDS/FEP and Low Dimensional Materials to PIDS/FEP (keep GNR & CNT FETs) Move Molecular Devices to the Transition Table. Include Band-to-Band Tunneling Device category in Table 1. Move RTD out of Table 2 to Transition Table

♦ Other comments (decisions) Keep the 3 Logic Tables used in 2009 and change “Channel” to “Device”

in the first table. Keep open for more discussion the disposition of vertical MOSFETs –

Decide in Dec. Meeting Put the Tunnel Transistor in the Transition Table for Logic Add a new Section on More-than-Moore focused on Wireless Devices. Move the SET to the new More than Moore Section Move the Negative Capacitive Devices to the Logic Transition Table

Page 19: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 19

Feedback on 2009 ERD ChapterEmerging Research Logic Devices (2/3)

♦ Other comments (decisions) Include the “Mott FET’ in the Logic Tables. (Call it Electronic Phase Change?) Mention “Excitonic Device” in the Logic Text – put in the Logic Transition

Table? Under Collective Spin Devices include: Spin Wave Device and All Spin Logic The IRC approved the ERD and ERM to publish the results of the Barza

Memory Workshop, but make clear that this is not a selection of a technology Transfer unconventional FET s, Tri-Gate, FinFET, GAA FETs, to PIDS/FEP

♦ Other comments (under discussion) In the Logic Transition Table, the IN/OUT entries for Ge FET, Spin MOSFET,

Collective Spin Devices, Pseudomorphic, and Nanomagnetic Devices should be move into the Comment column to the right. Entries in the IN/OUT column might better be technical in nature.

Page 20: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 20

Feedback on 2009 ERD ChapterEmerging Research Logic Devices (3/3)

♦ Other comments (under discussion) Introduction of energy efficiency criteria? Important Role of other functionality than digital of beyond CMOS: image

processing, analog, RF, etc. Convergence of beyond CMOS and More than Moore technology

entries? MEMS/NEMS already in chapter. More interaction with emerging architectures needed.

Page 21: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 21

Backup Slides

Page 22: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 22

A Taxonomy for Nano Information Processing Technologies

New

Info

rmat

ion

Proc

ess T

echn

olog

iesCon

vent

iona

l Sca

led

CM

OS

State Variable

Device

Data Representation

Architecture

Material

SETs

Molecular

Spintronics Quantum

Scaled CMOS Ferromagnetic

Quantum

Analog

Digital

Reconfigurable Morphic

Von Neumann

Silicon

Carbon

Ge & III-V mat’ls

Strongly correlated mat’ls

Quantum state

Spin orientationMolecular state

Electric charge Strongly correlated electron state

Phase state

Nanostructured mat’ls

Patterns

Analog

Page 23: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 23

2009 ITRSEmerging Research Devices

Editorial – Driver Team Meeting

Charter and Scope

George BourianoffMike GarnerJim Hutchby Victor Zhirnov

Santa Clara, CAOctober 13, 2004

Edited December 10, 2006

Page 24: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 24

Charter of ERD ChapterOn behalf of the 2011 ITRS, develop an

Emerging Research Devices chapter to -- Critically assess new approaches to Information

Processing technology beyond ultimate CMOS Identify most promising approach(es) to Information

Processing technology to be implemented by 2026

To offer substantive guidance to – Global research community Relevant government agencies Technology managers Suppliers

Page 25: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 25

Scope of ERD Chapter

Integrated emerging research memory, logic and new architecture technologies enabled by supporting -- Materials and process technologies Modeling and simulation Metrologies

Selection of specific technical approaches shall be Guided by fundamental requirements Bounded by ERD’s topic selection criteria

Page 26: Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany1 2011 ITRS Emerging Research Devices Working Group Face – to – Face.

Work in Progress --- Not for Publication ERD WG FxF Meeting 4/10/11 Potsdam, Germany 26

Scope of ERD Chapter Criteria for Including Technology Entries

Devices and Architectures – Published by 2 or more groups in archival literature and peer

reviewed conferences, or Published extensively by 1 group in archival literature and peer

reviewed conferences Technology Entry (by itself or integrated with CMOS) must

address a major electronics market. Materials and Fabrication Technologies – Materials and processes that address the specific material needs

defined by emerging research device technology entries Supporting disciplines – specify for crosscut TWGs

Metrologies Modeling & simulation


Recommended