Post on 30-Sep-2015
description
transcript
AA
B
B
C
C
D
D
E
E
1 1
2 2
3 3
4 4
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1Cover Sheet
Custom
1 47
Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
REV:0.1
Compal confidentialSchematics Document Mobile Merom uFCPGA with IntelCrestline_GM/PM+ICH8-M core logic
IGT30
AA
B
B
C
C
D
D
E
E
1 1
2 2
3 3
4 4
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1Block Diagram
Custom
2 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
File Name : LA-3451PCompal confidential
USB conn X4
BlueTooth Conn
CMOS Camera
ALC 262HAudio Codec
MODEMVer 1.5
AMP&Audio Jack
*1394 CONN *DC JACK*TVOUT CONN*USB CONN *SWITCH
SUB Board
*RJ45 CONN*RJ11 CONN*MIC IN JACK*HP OUT JACK*LED*SWITCH
MMC/MS/MS-Pro
LPC BUS
PCI BUS
CRT & TV OUT
AZALIA
3.3V / 33 MHz
RJ45 CONN
BCM5906 BCM578710/100/1G LAN
Int.KBD
ENE KB925/KB926
Touch Pad
BIOS
BANK 0, 1, 2, 3DDR2-SO-DIMM X2DDR2 -667
Dual Channel
USB2.0
1394+Card ReaderRICOH R5C832
Card reader(XD/SD1394 Conn
LVDSConnector
SATAATA100
EC
LVDS I/F
Finger printer
page17
page16
page27
page27
page26
page26page26
page32,36page33
page32
page34
page32
page31
page28
page36
page36
page29
page30
page 28
page 13,14
ICS9LPRS355Clock Gen.
page15page4,5,6
page19,20,21,22
page7,8,9,10,11,12
Mobile MeromuFCPGA-478 CPU
FSB667/800MHz
H_A#(3..35)H_D#(0..63)
PCBGA 1299
Intel Crestline GMCH
DMI
mBGA-676
Intel ICH8-M
C-Line
page23
page23
SATA HDDConnector
PATA CDROM Connector
USB 3Gpage31
PCI-E BUSpage28
PCI ExpressMini card Slot
LEDs Board
TP Board
USB Board
Nvidia N8M
HD SD)
LVDSConnector
PCI-E X16
LEFT SWITCH BoardZZZ1
14W_PCB
AA
1 1
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1Notes List
Custom
3 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
O MEANS ONX MEANS OFF
S3 : STRS4 : STDS5 : SOFT OFF
Smart Battery 0001 011X b
EC SM Bus1 addressDevice
1101 001Xb
ICH8 SM Bus address
Address
DeviceClock Generator( ICS954226)
Address
Address
DDRII DIMM0 1010 000XbDDRII DIMM1 1010 010Xb
1010 000X b
EC SM Bus2 addressDevice
EEPROM(24C16/02)
1001 100X b
0
External PCI DevicesDevice IDSEL# REQ#/GNT# Interrupts1394 PIRQG/HAD22
ADM1032
Vcc 3.3V +/- 5%100K +/- 5%Ra
Board ID Rb V min0123
08.2K +/- 5%
0 V0.216 V 0.250 V 0.289 V0.436 V0.712 V
0.503 V0.819 V
0.538 V0.875 V
AD_BID V typAD_BID VAD_BID max
18K +/- 5%33K +/- 5%56K +/- 5%100K +/- 5%200K +/- 5%
3.300 V
0 V 0 V
4567 NC
1.036 V1.453 V 1.650 V 1.759 V1.935 V2.500 V
2.200 V3.300 V
2.341 V
1.185 V 1.264 V
SKU ID Table
NC FOR ALL@
UMA@VGA@
BCM5787BCM5906
GIGA@100@
Internal 965GM
MARK FUNCTIONBOM Structure USB PORT LIST
*
O
X
+0.9V
Voltage Rails
S3
+3VS
X
X
+3VALW
+5VS
O
+2.5VS
+CPU_CORE
+1.8VS
OO
XX X
+VCCP
powerplane
CLOCK
OOOXX
LDO5
OOOOX
S5 S4/ Battery only
X X X
+5V
O MEANS ON X MEANS OFF
+VGA_CORE+1.25VS
+BLDO3
State
+1.5VS+1.8V
S5 S4/AC & Batterydon't exist
S5 S4/AC
+5VALW
S0
OO
Address
WIRELESS
BT(HDL20)
456
RIGHT SIDE
RIGHT SIDECMOS3
PORT DEVICE012
LEFT SIDE
7
NEW CARD
89 3G
965PM + Ext VGA
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
XDP_DBRESET#
XDP_TDI
XDP_TMS
XDP_TCK
XDP_TDO
XDP_BPM#5
XDP_HOOK1
EC_SMB_DA2
H_THERMDC
THERM#EC_SMB_CK2
H_PROCHOT# OCP#
THERM_SCI#
+VCC_FAN1EN_FAN1
+VCC_FAN1
H_A#17
H_A#24
H_REQ#2
H_IGNNE#
H_A#12
H_A#6
H_A#11
H_A#32
H_A#20
H_A#15
H_A#5
H_REQ#4
H_REQ#1
H_A#22
H_A#10
H_STPCLK#
H_A20M#
H_ADSTB#0
H_A#25
H_A#18
H_A#34
H_NMI
H_A#3
H_A#26
H_REQ#0
H_REQ#3
H_A#14
H_A#30
H_A#7
H_A#4
H_A#35
H_A#33
H_A#8
H_A#13
H_SMI#
H_A#19
H_A#9
H_A#27
H_ADSTB#1
H_A#31
H_FERR#
H_A#21
H_A#29
H_INTR
H_A#16
H_A#23
H_A#28
H_HIT#
H_INIT#
H_TRDY#
CLK_CPU_BCLK
XDP_TDI
H_RESET#
H_THERMDC
XDP_BPM#4
H_THERMTRIP#
XDP_BPM#5
H_ADS#
H_HITM#
H_RS#1
CLK_CPU_BCLK#
XDP_TCK
H_THERMDA
XDP_BPM#2
XDP_TRST#
H_BPRI#
H_LOCK#
H_RS#2
H_IERR#
XDP_BPM#0
XDP_BPM#3
XDP_TDOXDP_TMS
H_THERMDA
H_BR0#
XDP_BPM#1
H_DBSY#
H_RS#0
H_PROCHOT#
H_DEFER#
XDP_DBRESET#
H_BNR#
H_DRDY#
XDP_TRST#
EC_SMB_DA233
EC_SMB_CK233
EC_THERM# 21,33
OCP# 21
FAN_SPEED133
EN_FAN133
H_REQ#37
H_A#[17..35]7
H_A#[3..16]7
H_INTR20
H_ADSTB#17
H_REQ#17
H_FERR#20H_A20M#20
H_NMI20
H_REQ#27
H_IGNNE#20
H_REQ#47
H_SMI#20
H_ADSTB#07
H_STPCLK#20
H_REQ#07
CLK_CPU_BCLK 15
H_ADS# 7
H_RESET# 7
H_LOCK# 7
H_TRDY# 7
H_PROCHOT# 45
XDP_DBRESET# 21
H_BNR# 7
H_RS#0 7
H_DRDY# 7H_DEFER# 7
H_HIT# 7
CLK_CPU_BCLK# 15
H_BPRI# 7
H_RS#1 7
H_HITM# 7
H_THERMTRIP# 7,20
H_BR0# 7
H_RS#2 7
H_INIT# 20
H_DBSY# 7
+3VS
+VCCP
+3VS
+3VS
+VCCP
+5VS
+3VS
+5VS
+VCCP
+VCCP
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1Merom(1/3)-AGTL+/XDP
Custom
4 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
XDP Reserve
Address:100_1100
Check : to sb
40mil
FAN1 ConnH_THERMDA, H_THERMDC routing together,Trace width / Spacing = 10 / 10 mil
T17
R87 56_0402_5%
12
T14
U23
G993P1UF_SOP8
VEN1VIN2
GND 5GND 6
GND 8
VO3VSET4
GND 7
R442 0_0402_5%@12
U24
G781F_SOP8
VDD1 1
ALERT# 6
THERM# 4
GND 5
D+2
D-3
SCLK8
SDATA7
R161 54.9_0402_1%@1 2
R1571K_0402_5%@1 2
T11
C535
0.1U_0402_16V4Z
1 2
C5291000P_0402_50V7K
1 2
T12
T7
R44810K_0402_5%12
D171SS355_SOD323@
1
2
R155 560_0402_5%
1 2
R163 54.9_0402_1%@1 2
D181N4148_SOT23@1 2
T9
R156 27_0402_5%
1 2
R158 150_0402_1%
1 2
ADDR GRO
UP 0ADDR G
ROUP 1
C
O
N
T
R
O
L
X
D
P
/
I
T
P
S
I
G
N
A
L
S
H CLK
THERMAL
R
E
S
E
R
V
E
D
ICH
JP1A
Merom Ball-out Rev 1aME@
A[10]#N3A[11]#P5A[12]#P2A[13]#L2A[14]#P4A[15]#P1A[16]#R1
A[17]#Y2A[18]#U5A[19]#R3A[20]#W6A[21]#U4A[22]#Y5A[23]#U1A[24]#R4A[25]#T5A[26]#T3A[27]#W2A[28]#W5A[29]#Y4
A[3]#J4
A[30]#U2A[31]#V4
RSVD[01]M4RSVD[02]N5RSVD[03]T2RSVD[04]V3RSVD[05]B2RSVD[06]C3RSVD[07]D2RSVD[08]D22
A[4]#L5A[5]#L4A[6]#K5A[7]#M3A[8]#N2A[9]#J1
A20M#A6
ADS# H1
ADSTB[0]#M1
ADSTB[1]#V1
RSVD[09]D3
BCLK[0] A22BCLK[1] A21
BNR# E2
BPM[0]# AD4BPM[1]# AD3BPM[2]# AD1BPM[3]# AC4
BPRI# G5
BR0# F1
DBR# C20
DBSY# E1
DEFER# H5DRDY# F21
FERR#A5
HIT# G6HITM# E4
IERR# D20
IGNNE#C4
INIT# B3
LINT0C6LINT1B4
LOCK# H4
PRDY# AC2PREQ# AC1
PROCHOT# D21
REQ[0]#K3REQ[1]#H2REQ[2]#K2REQ[3]#J3REQ[4]#L1
RESET# C1RS[0]# F3RS[1]# F4RS[2]# G3
SMI#A3
STPCLK#D5
TCK AC5TDI AA6
TDO AB3
THERMTRIP# C7
THERMDA A24THERMDC B25
TMS AB5
TRDY# G2
TRST# AB6
A[32]#W3A[33]#AA4A[34]#AB2A[35]#AA3
RSVD[10]F6
JP61
ACES_85205-03001ME@
123
R44510K_0402_5%
1
2
EB
C
Q4MMBT3904_SOT23
@
2
3 1
R42710K_0402_5%
1
2
T6
C5311000P_0402_50V7K
1
2
T16
R159 39_0402_1%
1 2
T15
R85
56_0402_5%@
1
2
R9256_0402_5%
12
T5
C528 10U_1206_16V4Z 1 2
C536
2200P_0402_50V7K1 2
C53210U_1206_16V4Z
1 2
R162 54.9_0402_1%
1 2
T13
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
TEST4
H_D#4
H_D#14
H_D#10H_D#9
H_D#3
H_D#13
H_D#6
H_D#2
H_D#8
H_D#12
H_D#1
H_D#5
H_D#7
H_D#11
H_D#0
H_D#15
H_D#27
H_D#25
H_D#31
H_D#24
H_D#20
H_D#30
H_D#23
H_D#19
H_D#29
H_D#16
H_D#18
H_D#22
H_D#26
H_D#28
H_D#17
H_D#21
H_D#35
H_D#46H_D#47
H_D#37
H_D#34
H_D#41
H_D#45
H_D#43
H_D#33
H_D#39H_D#40
H_D#44
H_D#32
H_DINV#0
H_DINV#1
H_D#42
H_D#38
H_D#36
H_DINV#3
H_DINV#2
H_DSTBN#2H_DSTBP#2
H_DSTBP#1H_DSTBN#1
H_DSTBP#0H_DSTBN#0
H_DSTBN#3H_DSTBP#3
H_D#48
H_D#56
H_D#52
H_D#59
H_D#63
H_D#55
H_D#51
H_D#62
H_D#58
H_D#54
H_D#50
H_D#57
H_D#61
H_D#53
H_D#49
H_D#60
COMP0
COMP2COMP3
COMP1
CPU_BSEL2CPU_BSEL1CPU_BSEL0 H_PWRGOOD
H_CPUSLP#
H_DPSLP#H_DPRSTP#
H_PSI#
H_DPWR#
+CPU_GTLREF
+CPU_GTLREF
TEST1TEST2
VSSSENSE
VCCSENSE
VSSSENSE
VCCSENSE
TEST3
TEST5TEST6
VCCSENSE 45
VSSSENSE 45
H_D#[0..15]7
H_DSTBN#07H_DSTBP#07
H_DINV#07H_D#[16..31]7
H_DSTBN#17H_DSTBP#17
H_DINV#17
CPU_BSEL015CPU_BSEL115CPU_BSEL215
H_D#[32..47] 7
H_DSTBN#2 7H_DSTBP#2 7H_DINV#2 7H_D#[48..63] 7
H_DSTBN#3 7H_DSTBP#3 7H_DINV#3 7
H_DPRSTP# 7,20,45H_DPSLP# 20
H_CPUSLP# 7
H_DPWR# 7H_PWRGOOD 20
H_PSI# 45
CPU_VID0 45CPU_VID1 45CPU_VID2 45CPU_VID3 45CPU_VID4 45CPU_VID5 45CPU_VID6 45
+VCCP
+VCCP
+1.5VS
+CPU_CORE
+CPU_CORE+CPU_CORE
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1Merom(2/3)-AGTL+/PWR
Custom
5 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
Close to CPU pin AD26within 500mils.
CPU_BSEL CPU_BSEL2 CPU_BSEL1
166
200
0 1
0 1
Resistor placed within0.5" of CPU pin.Traceshould be at least 25mils away from any othertoggling signal.COMP[0,2] trace width is18 mils. COMP[1,3] tracewidth is 4 mils.
Length match within 25 mils.The trace width/space/other is20/7/25.
CPU_BSEL0
1
0
Close to CPU pinwithin 500mils.
For testing purpose only
layout note: Route TEST3 & TEST5 traces on ground referenced layer to the TPs
Near pin B26
R93 1K_0402_5%@1 2
C
2
3
8
0
.
0
1
U
_
0
4
0
2
_
1
6
V
7
K
1
2
R164 0_0402_5%
12
C
2
3
1
1
0
U
_
0
8
0
5
_
1
0
V
4
Z
1
2
R486100_0402_1%
1 2
R91 0_0402_5%
12
JP1C
Merom Ball-out Rev 1a .ME@
VCC[001]A7VCC[002]A9VCC[003]A10VCC[004]A12VCC[005]A13VCC[006]A15VCC[007]A17VCC[008]A18VCC[009]A20VCC[010]B7VCC[011]B9VCC[012]B10VCC[013]B12VCC[014]B14VCC[015]B15VCC[016]B17VCC[017]B18VCC[018]B20VCC[019]C9VCC[020]C10VCC[021]C12VCC[022]C13VCC[023]C15VCC[024]C17VCC[025]C18VCC[026]D9VCC[027]D10VCC[028]D12VCC[029]D14VCC[030]D15VCC[031]D17VCC[032]D18VCC[033]E7VCC[034]E9VCC[035]E10VCC[036]E12VCC[037]E13VCC[038]E15VCC[039]E17VCC[040]E18VCC[041]E20VCC[042]F7VCC[043]F9VCC[044]F10VCC[045]F12VCC[046]F14VCC[047]F15VCC[048]F17VCC[049]F18VCC[050]F20VCC[051]AA7VCC[052]AA9VCC[053]AA10VCC[054]AA12VCC[055]AA13VCC[056]AA15VCC[057]AA17VCC[058]AA18VCC[059]AA20VCC[060]AB9VCC[061]AC10VCC[062]AB10VCC[063]AB12VCC[064]AB14VCC[065]AB15VCC[066]AB17VCC[067]AB18
VCC[068] AB20VCC[069] AB7VCC[070] AC7VCC[071] AC9VCC[072] AC12VCC[073] AC13VCC[074] AC15VCC[075] AC17VCC[076] AC18VCC[077] AD7VCC[078] AD9VCC[079] AD10VCC[080] AD12VCC[081] AD14VCC[082] AD15VCC[083] AD17VCC[084] AD18VCC[085] AE9VCC[086] AE10VCC[087] AE12VCC[088] AE13VCC[089] AE15VCC[090] AE17VCC[091] AE18VCC[092] AE20VCC[093] AF9VCC[094] AF10VCC[095] AF12VCC[096] AF14VCC[097] AF15VCC[098] AF17VCC[099] AF18VCC[100] AF20
VCCA[01] B26
VCCP[03] J6VCCP[04] K6VCCP[05] M6VCCP[06] J21VCCP[07] K21VCCP[08] M21VCCP[09] N21VCCP[10] N6VCCP[11] R21VCCP[12] R6VCCP[13] T21VCCP[14] T6VCCP[15] V21VCCP[16] W21
VCCSENSE AF7
VID[0] AD6VID[1] AF5VID[2] AE5VID[3] AF4VID[4] AE3VID[5] AF3VID[6] AE2
VSSSENSE AE7
VCCA[02] C26
VCCP[01] G21VCCP[02] V6
T4
R952K_0402_1%
1
2
R
9
6
5
4
.
9
_
0
4
0
2
_
1
%
1
2
C237 0.1U_0402_16V4Z@1 2T8
R483100_0402_1%
1 2
R
1
5
3
2
7
.
4
_
0
4
0
2
_
1
%
1
2
T3
+C214
330U_D2E_2.5VM_R7
1
2
DATA G
RP 0
DATA G
RP 1
D
A
T
A
G
R
P
2
D
A
T
A
G
R
P
3
MISC
JP1B
Merom Ball-out Rev 1aME@
COMP[0] R26COMP[1] U26COMP[2] AA1COMP[3] Y1
D[0]#E22D[1]#F24
D[10]#J24D[11]#J23D[12]#H22D[13]#F26D[14]#K22D[15]#H23
D[16]#N22D[17]#K25D[18]#P26D[19]#R23
D[2]#E26
D[20]#L23D[21]#M24D[22]#L22D[23]#M23D[24]#P25D[25]#P23D[26]#P22D[27]#T24D[28]#R24D[29]#L25
D[3]#G22
D[30]#T25D[31]#N25
D[32]# Y22D[33]# AB24D[34]# V24D[35]# V26D[36]# V23D[37]# T22D[38]# U25D[39]# U23
D[4]#F23
D[40]# Y25D[41]# W22D[42]# Y23D[43]# W24D[44]# W25D[45]# AA23D[46]# AA24D[47]# AB25
D[48]# AE24D[49]# AD24
D[5]#G25
D[50]# AA21D[51]# AB22D[52]# AB21D[53]# AC26D[54]# AD20D[55]# AE22D[56]# AF23D[57]# AC25D[58]# AE21D[59]# AD21
D[6]#E25
D[60]# AC22D[61]# AD23D[62]# AF22D[63]# AC23
D[7]#E23D[8]#K24D[9]#G24
TEST5AF1
DINV[0]#H25
DINV[1]#N24
DINV[2]# U22
DINV[3]# AC20
DPRSTP# E5DPSLP# B5DPWR# D24
DSTBN[0]#J26
DSTBN[1]#L26
DSTBN[2]# Y26
DSTBN[3]# AE25
DSTBP[0]#H26
DSTBP[1]#M26
DSTBP[2]# AA26
DSTBP[3]# AF24
GTLREFAD26
PSI# AE6
PWRGOOD D6SLP# D7
TEST3C24
BSEL[0]B22BSEL[1]B23BSEL[2]C21
TEST2D25
TEST4AF26
TEST6A26
TEST1C23
R891K_0402_1%
1
2
R
9
7
2
7
.
4
_
0
4
0
2
_
1
%
1
2
R
1
5
4
5
4
.
9
_
0
4
0
2
_
1
%
1
2
R94 1K_0402_5%@1 2
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
+VCCP
+CPU_CORE
+CPU_CORE
+CPU_CORE
+CPU_CORE
+CPU_CORE
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1Merom(3/3)-GND&Bypass
Custom
6 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
Place these insidesocket cavity on L8(North sideSecondary)
ESR 1980uF
Mid Frequence Decoupling
North Side Secondary
Place these capacitors on L8(North side,Secondary Layer)
Place these capacitors on L8(North side,Secondary Layer)
Place these capacitors on L8(Sorth side,Secondary Layer)
Place these capacitors on L8(Sorth side,Secondary Layer)
South Side Secondary+
C
5
6
2
3
3
0
U
_
V
_
2
.
5
V
K
_
R
9 1
2
C31510U_0805_6.3V6M
1
2
C29610U_0805_6.3V6M
1
2
C28810U_0805_6.3V6M
1
2
C32710U_0805_6.3V6M
1
2
+C229
220U_D2_4VM
1
2
C54710U_0805_6.3V6M
1
2
C28910U_0805_6.3V6M
1
2
C26810U_0805_6.3V6M
1
2
C54510U_0805_6.3V6M
1
2
C32810U_0805_6.3V6M
1
2
C54610U_0805_6.3V6M
1
2
C54310U_0805_6.3V6M
1
2
C28710U_0805_6.3V6M
1
2
C32110U_0805_6.3V6M
1
2
C29810U_0805_6.3V6M
1
2
C29210U_0805_6.3V6M
1
2
C55110U_0805_6.3V6M
1
2
+
C
3
1
2
3
3
0
U
_
V
_
2
.
5
V
K
_
R
9
@
1
2
C32210U_0805_6.3V6M
1
2
C56310U_0805_6.3V6M
1
2
+
C
5
5
7
3
3
0
U
_
V
_
2
.
5
V
K
_
R
9 1
2
C3230.1U_0402_16V4Z
1
2
C2710.1U_0402_16V4Z
1
2
+
C
3
1
3
3
3
0
U
_
V
_
2
.
5
V
K
_
R
9
@
1
2
+
C
5
4
8
3
3
0
U
_
V
_
2
.
5
V
K
_
R
9 1
2
C29510U_0805_6.3V6M
1
2
C54210U_0805_6.3V6M
1
2
C31410U_0805_6.3V6M
1
2
C3250.1U_0402_16V4Z
1
2
C29710U_0805_6.3V6M
1
2
C55910U_0805_6.3V6M
1
2
C55410U_0805_6.3V6M
1
2
+
C
5
6
1
3
3
0
U
_
V
_
2
.
5
V
K
_
R
9
1
2
C56410U_0805_6.3V6M
1
2
C29110U_0805_6.3V6M
1
2
C28510U_0805_6.3V6M
1
2
C55810U_0805_6.3V6M
1
2
C3240.1U_0402_16V4Z
1
2
C2720.1U_0402_16V4Z
1
2
C2730.1U_0402_16V4Z
1
2
C54910U_0805_6.3V6M
1
2
JP1D
Merom Ball-out Rev 1a .
VSS[082] P6
VSS[148] AE11
VSS[002]A8VSS[003]A11VSS[004]A14VSS[005]A16VSS[006]A19VSS[007]A23VSS[008]AF2VSS[009]B6VSS[010]B8VSS[011]B11VSS[012]B13VSS[013]B16VSS[014]B19VSS[015]B21VSS[016]B24VSS[017]C5VSS[018]C8VSS[019]C11VSS[020]C14VSS[021]C16VSS[022]C19VSS[023]C2VSS[024]C22VSS[025]C25VSS[026]D1VSS[027]D4VSS[028]D8VSS[029]D11VSS[030]D13VSS[031]D16VSS[032]D19VSS[033]D23VSS[034]D26VSS[035]E3VSS[036]E6VSS[037]E8VSS[038]E11VSS[039]E14VSS[040]E16VSS[041]E19VSS[042]E21VSS[043]E24VSS[044]F5VSS[045]F8VSS[046]F11VSS[047]F13VSS[048]F16VSS[049]F19VSS[050]F2VSS[051]F22VSS[052]F25VSS[053]G4VSS[054]G1VSS[055]G23VSS[056]G26VSS[057]H3VSS[058]H6VSS[059]H21VSS[060]H24VSS[061]J2VSS[062]J5VSS[063]J22VSS[064]J25VSS[065]K1VSS[066]K4VSS[067]K23VSS[068]K26VSS[069]L3VSS[070]L6VSS[071]L21VSS[072]L24VSS[073]M2VSS[074]M5VSS[075]M22VSS[076]M25VSS[077]N1VSS[078]N4VSS[079]N23VSS[080]N26VSS[081]P3 VSS[162] A25
VSS[161] AF21VSS[160] AF19VSS[159] AF16VSS[158] AF13VSS[157] AF11VSS[156] AF8VSS[155] AF6VSS[154] A2VSS[153] AE26VSS[152] AE23VSS[151] AE19
VSS[083] P21VSS[084] P24VSS[085] R2VSS[086] R5VSS[087] R22VSS[088] R25VSS[089] T1VSS[090] T4VSS[091] T23VSS[092] T26VSS[093] U3VSS[094] U6VSS[095] U21VSS[096] U24VSS[097] V2VSS[098] V5VSS[099] V22VSS[100] V25VSS[101] W1VSS[102] W4VSS[103] W23VSS[104] W26VSS[105] Y3
VSS[107] Y21VSS[108] Y24VSS[109] AA2VSS[110] AA5VSS[111] AA8VSS[112] AA11VSS[113] AA14VSS[114] AA16VSS[115] AA19VSS[116] AA22VSS[117] AA25VSS[118] AB1VSS[119] AB4VSS[120] AB8VSS[121] AB11VSS[122] AB13VSS[123] AB16VSS[124] AB19VSS[125] AB23VSS[126] AB26VSS[127] AC3VSS[128] AC6VSS[129] AC8VSS[130] AC11VSS[131] AC14VSS[132] AC16VSS[133] AC19VSS[134] AC21VSS[135] AC24VSS[136] AD2VSS[137] AD5VSS[138] AD8VSS[139] AD11VSS[140] AD13VSS[141] AD16VSS[142] AD19VSS[143] AD22VSS[144] AD25VSS[145] AE1VSS[146] AE4
VSS[106] Y6
VSS[001]A4
VSS[149] AE14VSS[150] AE16
VSS[147] AE8
VSS[163] AF25
C28610U_0805_6.3V6M
1
2
C55510U_0805_6.3V6M
1
2
C26710U_0805_6.3V6M
1
2
55
4
4
3
3
2
2
1
1
D D
C C
B B
A AH_SWNGH_VREF
PM_EXTTS#0
PM_EXTTS#1
DDR_CKE0_DIMMADDR_CKE1_DIMMA
DDR_CKE3_DIMMB
DDR_CS1_DIMMA#
DDR_CKE2_DIMMB
DDR_CS0_DIMMA#
DDR_CS3_DIMMB#DDR_CS2_DIMMB#
CLK_MCH_3GPLL#CLK_MCH_3GPLL
PLT_RST#_R
M_CLK_DDR3
M_CLK_DDR#0M_CLK_DDR#1M_CLK_DDR#2M_CLK_DDR#3
M_CLK_DDR2
M_CLK_DDR0M_CLK_DDR1
SMRCOMP_VOHSMRCOMP_VOL
M_ODT1
SMRCOMP#
M_ODT3
M_ODT0
M_ODT2
SMRCOMP
+DDR_MCH_REF
SMRCOMP_VOL
SMRCOMP_VOH
MCH_SSCDREFCLKMCH_SSCDREFCLK#
CLK_MCH_DREFCLKCLK_MCH_DREFCLK#
CFG10CFG11
CFG7
CFG5
CFG13
CFG9
CFG18
CFG16
CFG19
CFG12
CFG6
CFG20
MCH_CLKSEL0MCH_CLKSEL1MCH_CLKSEL2
MCH_ICH_SYNC#CLKREQ_3GPLL#
H_DPRSTP#
DPRSLPVR
PM_EXTTS#1
PM_BMBUSY#
H_THERMTRIP#
PM_EXTTS#0
PLT_RST#_R
CL_CLK0CL_DATA0
CL_RST#
+DDR_MCH_REF
H_SCOMP#
H_DSTBP#0
H_DSTBN#1
H_D#39
H_D#37
H_D#34
H_D#22
H_D#12H_D#11
H_ADSTB#0
H_A#24
H_A#10
H_RS#0
H_DSTBN#0H_D#58
H_D#54
H_D#4
H_D#13
H_D#20
H_ADSTB#1
H_A#7
H_A#3
H_A#11
H_DSTBP#2
H_D#6
H_D#25
H_D#1
H_A#16
H_REQ#0
H_D#44
H_A#19
H_A#17
H_RCOMP
H_A#35
H_DSTBP#1
H_D#43
H_D#35
H_REQ#3
H_BNR#
H_A#13
H_CPUSLP#
H_SWNG
H_HITM#
H_DSTBN#3
H_DINV#1
H_D#62
H_D#57H_D#56
H_D#60
H_A#14
H_RCOMP
H_VREF
H_HIT#
H_D#38
H_D#17
H_A#31
H_DPWR#
H_D#32
H_D#50
H_D#10
H_A#20
H_A#12
H_A#33
H_DSTBP#3
H_DINV#3
H_D#59
H_D#5
H_D#33
H_REQ#4
H_DEFER#
H_D#55
H_D#47
H_D#45
H_D#28H_D#27
H_D#19
H_D#16
CLK_MCH_BCLK#
H_A#9
H_A#6
H_D#49
H_D#15
H_D#40
H_REQ#2
H_D#0
H_BR0#
H_A#27
H_A#22
H_A#15
H_A#34
H_A#32
H_REQ#1
H_LOCK#
H_DRDY#
H_DINV#0
H_D#61
H_D#26
H_D#23
H_A#8
H_A#25
H_RS#2
H_D#7
H_D#14
H_D#8
H_D#30
CLK_MCH_BCLK
H_A#28
H_RS#1
H_TRDY#
H_DSTBN#2
H_D#63
H_D#52
H_D#48
H_D#36
H_D#31
H_D#29
H_A#4
H_A#30H_A#29
H_DINV#2
H_D#41
H_D#24
H_D#21
H_D#18
H_D#9
H_BPRI#
H_ADS#
H_A#5
H_A#23
H_D#53
H_D#46
H_D#42
H_DBSY#
H_A#21
H_A#18
H_SCOMP
H_D#51
H_D#3H_D#2
H_A#26
H_RESET#
DMI_TXN0DMI_TXN1DMI_TXN2DMI_TXN3
DMI_TXP0DMI_TXP1DMI_TXP2DMI_TXP3
DMI_RXN0DMI_RXN1DMI_RXN2DMI_RXN3
DMI_RXP0DMI_RXP1DMI_RXP2DMI_RXP3
CL_VREF
PM_POK_R PM_POK_R
CLKREQ_3GPLL#
+DDR_MCH_REF
H_D#[0..63]5
H_CPUSLP#5
H_DINV#0 5H_DINV#1 5H_DINV#2 5H_DINV#3 5
H_DSTBN#0 5H_DSTBN#1 5H_DSTBN#2 5H_DSTBN#3 5
H_DSTBP#0 5H_DSTBP#1 5H_DSTBP#2 5H_DSTBP#3 5
DDR_CKE0_DIMMA 13DDR_CKE1_DIMMA 13DDR_CKE2_DIMMB 14DDR_CKE3_DIMMB 14
DDR_CS0_DIMMA# 13DDR_CS1_DIMMA# 13DDR_CS2_DIMMB# 14DDR_CS3_DIMMB# 14
CLK_MCH_3GPLL 15CLK_MCH_3GPLL# 15
PLT_RST#18,19,21,23,24,26,27
H_A#[3..35] 4
H_ADS# 4
H_ADSTB#1 4H_ADSTB#0 4
H_BPRI# 4H_BNR# 4
H_DEFER# 4H_BR0# 4
H_DBSY# 4CLK_MCH_BCLK 15CLK_MCH_BCLK# 15H_DPWR# 5H_DRDY# 4H_HIT# 4H_HITM# 4H_LOCK# 4H_TRDY# 4
M_CLK_DDR0 13M_CLK_DDR1 13M_CLK_DDR2 14M_CLK_DDR3 14
M_CLK_DDR#0 13M_CLK_DDR#1 13M_CLK_DDR#2 14M_CLK_DDR#3 14
M_ODT0 13M_ODT1 13M_ODT2 14M_ODT3 14
MCH_SSCDREFCLK 15MCH_SSCDREFCLK# 15
MCH_CLKSEL015MCH_CLKSEL115MCH_CLKSEL215
CFG59
CFG99
CFG11CFG10
CFG6CFG79
CFG139CFG129
CFG169
CFG18
CFG209CFG199
DMI_TXP0 21
DMI_RXN0 21
DMI_RXP0 21
DMI_TXN0 21
CLKREQ_3GPLL# 15MCH_ICH_SYNC# 21
PM_BMBUSY#21
DPRSLPVR21,45H_THERMTRIP#4,20
H_DPRSTP#5,20,45PM_EXTTS#013
CL_CLK0 21CL_DATA0 21
CL_RST# 21
H_RS#2 4
H_REQ#3 4
H_RS#1 4
H_RESET#4
H_REQ#2 4
H_RS#0 4
H_REQ#1 4
H_REQ#4 4
H_REQ#0 4
DMI_TXN1 21DMI_TXN2 21DMI_TXN3 21
DMI_TXP1 21DMI_TXP2 21DMI_TXP3 21
DMI_RXN1 21DMI_RXN2 21DMI_RXN3 21
DMI_RXP1 21DMI_RXP2 21DMI_RXP3 21
PM_EXTTS#114ICH_POK21,33
VGATE21,45
CFG89
CLK_MCH_DREFCLK 15CLK_MCH_DREFCLK# 15
DDR_A_MA1413DDR_B_MA1414
M_PWROK 21
+VCCP+VCCP
+VCCP
+3VS
+1.8V
+1.8V
+1.8V
+1.25VS
+3VS
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1CRESTLINE(1/6)-AGTL+/DMI/DDR2
Custom
7 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
Layout Note:H_RCOMP / H_VREF / H_SWNG
trace width and spacing is 10/20
Layout Note: V_DDR_MCH_REFtrace width andspacing is 20/20.
NA lead free
Near B3 pinwithin 100 mils from NB
layout note: Route H_SCOMP and H_SCOMP# with trace width, spacing and impedance (55 ohm) same as FSB data traces
0309 add
For Calero: 80.6ohm For Crestline: 20ohm
Check : different from hdl00
For AMT functionR436 0_0402_5%
12
C
8
3
0
.
0
1
U
_
0
4
0
2
_
2
5
V
7
K
1
2
R
1
6
2
2
1
_
0
6
0
3
_
1
%
1
2
R68
1K_0402_1%
1
2
C
9
1
2
.
2
U
_
0
6
0
3
_
1
0
V
6
K
1
2
R671K_0402_1%
1
2
C
2
3
0.1U_0402_16V4Z
1
2
R64 10K_0402_5%1 2
R47
20K_0402_5%
1
2
R449 100_0402_5%
1 2
R
3
9
9
2
4
.
9
_
0
4
0
2
_
1
%
1
2
R
1
5
5
4
.
9
_
0
4
0
2
_
1
%
1
2
R423
0_0402_5%
1
2
R71
1K_0402_1%
1
2
R383.01K_0402_1%
1
2
R31
1K_0402_1%
1
2
R75392_0402_1%
1
2
R
4
1
2
2
K
_
0
4
0
2
_
1
%
1
2
R
1
8
5
4
.
9
_
0
4
0
2
_
1
%
1
2
H
O
S
T
U22A
CRESTLINE_1p0
H_A#_10 G17H_A#_11 C14H_A#_12 K16H_A#_13 B13H_A#_14 L16H_A#_15 J17H_A#_16 B14H_A#_17 K19H_A#_18 P15H_A#_19 R17H_A#_20 B16H_A#_21 H20H_A#_22 L19H_A#_23 D17H_A#_24 M17H_A#_25 N16H_A#_26 J19H_A#_27 B18H_A#_28 E19H_A#_29 B17
H_A#_3 J13
H_A#_30 B15H_A#_31 E17
H_A#_4 B11H_A#_5 C11H_A#_6 M11H_A#_7 C15H_A#_8 F16H_A#_9 L13
H_ADS# G12H_ADSTB#_0 H17H_ADSTB#_1 G20
H_BNR# C8H_BPRI# E8
H_BREQ# F12
HPLL_CLK# AM7
H_CPURST#B6
HPLL_CLK AM5
H_D#_0E2
H_REQ#_2 A11H_REQ#_3 H13
H_D#_1G2
H_D#_10M10
H_D#_20M3
H_D#_30W3
H_D#_40AB2
H_D#_50AJ14
H_D#_60AE5
H_D#_8N8H_D#_9H2
H_DBSY# C10
H_D#_11N12H_D#_12N9H_D#_13H5H_D#_14P13H_D#_15K9H_D#_16M2H_D#_17W10H_D#_18Y8H_D#_19V4
H_D#_2G7
H_D#_21J1H_D#_22N5H_D#_23N3H_D#_24W6H_D#_25W9H_D#_26N2H_D#_27Y7H_D#_28Y9H_D#_29P4
H_D#_3M6
H_D#_31N1H_D#_32AD12H_D#_33AE3H_D#_34AD9H_D#_35AC9H_D#_36AC7H_D#_37AC14H_D#_38AD11H_D#_39AC11
H_D#_4H7
H_D#_41AD7H_D#_42AB1H_D#_43Y3H_D#_44AC6H_D#_45AE2H_D#_46AC5H_D#_47AG3H_D#_48AJ9H_D#_49AH8
H_D#_5H3
H_D#_51AE9H_D#_52AE11H_D#_53AH12H_D#_54AJ5H_D#_55AH5H_D#_56AJ6H_D#_57AE7H_D#_58AJ7H_D#_59AJ2
H_D#_6G4
H_D#_61AJ3H_D#_62AH2H_D#_63AH13
H_D#_7F3
H_DEFER# D6
H_DINV#_0 K5H_DINV#_1 L2H_DINV#_2 AD13H_DINV#_3 AE13
H_DPWR# H8H_DRDY# K7
H_DSTBN#_0 M7H_DSTBN#_1 K3H_DSTBN#_2 AD2H_DSTBN#_3 AH11
H_DSTBP#_0 L7H_DSTBP#_1 K2H_DSTBP#_2 AC2H_DSTBP#_3 AJ10
H_SCOMPW1
H_AVREFB9H_DVREFA9
H_TRDY# B7
H_HIT# E4H_HITM# C6H_LOCK# G10
H_REQ#_0 M14H_REQ#_1 E13
H_REQ#_4 B12
H_A#_32 C18H_A#_33 A19H_A#_34 B19H_A#_35 N19
H_SWINGB3
H_CPUSLP#E5
H_RCOMPC2
H_RS#_0 E12H_RS#_1 D7H_RS#_2 D8
H_SCOMP#W2
C167
0.1U_0402_16V4Z
1
2
R
1
7
1
0
0
_
0
4
0
2
_
1
%
1
2
C
8
4
0
.
0
1
U
_
0
4
0
2
_
2
5
V
7
K
1
2
R63
10K_0402_5%
12
R438 0_0402_5%@12
C
7
3
2
.
2
U
_
0
6
0
3
_
1
0
V
6
K
1
2
PM
M
I
S
C
NC
D
D
R
M
U
X
I
N
G
C
L
K
D
M
I
CFG
RSVD
G
R
A
P
H
I
C
S
V
I
D
M
E
U22B
CRESTLINE_1p0
SM_CK_0 AV29SM_CK_1 BB23
RSVD28BF23
SM_CK_3 BA25
SM_CK#_0 AW30SM_CK#_1 BA23
RSVD29BG23
SM_CK#_3 AW25
SM_CKE_0 BE29SM_CKE_1 AY32SM_CKE_3 BD39SM_CKE_4 BG37
SM_CS#_0 BG20SM_CS#_1 BK16SM_CS#_2 BG16SM_CS#_3 BE13
RSVD34BH39
SM_ODT_0 BH18SM_ODT_1 BJ15SM_ODT_2 BJ14SM_ODT_3 BE16
SM_RCOMP BL15SM_RCOMP# BK14
SM_VREF_0 AR49SM_VREF_1 AW4
CFG_18L32CFG_19N33
CFG_2N24
CFG_0P27CFG_1N27
CFG_20L35
CFG_3C21CFG_4C23CFG_5F23CFG_6N23CFG_7G23CFG_8J20CFG_9C20CFG_10R24CFG_11L23CFG_12J23CFG_13E23CFG_14E20CFG_15K23CFG_16M20CFG_17M24
PM_BM_BUSY#G41
PM_EXT_TS#_0L36PM_EXT_TS#_1J36PWROKAW49RSTIN#AV20
DPLL_REF_CLK B42DPLL_REF_CLK# C42
DPLL_REF_SSCLK H48DPLL_REF_SSCLK# H47
DMI_RXN_0 AN47DMI_RXN_1 AJ38DMI_RXN_2 AN42DMI_RXN_3 AN46
DMI_RXP_0 AM47DMI_RXP_1 AJ39DMI_RXP_2 AN41DMI_RXP_3 AN45
DMI_TXN_0 AJ46DMI_TXN_1 AJ41DMI_TXN_2 AM40DMI_TXN_3 AM44
DMI_TXP_0 AJ47DMI_TXP_1 AJ42DMI_TXP_2 AM39DMI_TXP_3 AM43
RSVD10AR37
RSVD12AL36RSVD11AM36
RSVD13AM37
RSVD22BJ20RSVD23BK22RSVD24BF19RSVD25BH20RSVD26BK18
PM_DPRSTP#L39
SM_CK_4 AV23
SM_CK#_4 AW23
RSVD30BC23RSVD31BD24
RSVD35AW20RSVD36BK20
RSVD5AR12RSVD6AR13RSVD7AM12RSVD8AN13
RSVD1P36RSVD2P37RSVD3R35RSVD4N35
GFX_VID_0 E35GFX_VID_1 A39GFX_VID_2 C38GFX_VID_3 B39
GFX_VR_EN E36
RSVD27BJ18
SM_RCOMP_VOH BK31SM_RCOMP_VOL BL31
THERMTRIP#N20DPRSLPVRG36
RSVD9J12
CL_CLK AM49CL_DATA AK50
CL_PWROK AT43CL_RST# AN49CL_VREF AM50
RSVD37C48RSVD38D47RSVD39B44RSVD40C44
RSVD32BJ29RSVD33BE24
RSVD21B51
NC_1BJ51NC_2BK51NC_3BK50NC_4BL50NC_5BL49NC_6BL3NC_7BL2NC_8BK1NC_9BJ1NC_10E1NC_11A5NC_12C51NC_13B50NC_14A50NC_15A49
SDVO_CTRL_CLK H35SDVO_CTRL_DATA K36
CLK_REQ# G39
RSVD14D20
ICH_SYNC# G40
RSVD20H10
RSVD41A35RSVD42B37RSVD43B36RSVD44B34RSVD45C34
PEG_CLK# K45PEG_CLK K44
TEST_1 A37NC_16BK2 TEST_2 R32
R57 10K_0402_5%
1 2
C
1
5
0
.
1
U
_
0
4
0
2
_
1
6
V
4
Z
1
2
R45
1K_0402_1%
1
2
C
1
6
1
0
.
1
U
_
0
4
0
2
_
1
6
V
4
Z
1
2
R2320_0402_1%
12
R
4
1
1
1
K
_
0
4
0
2
_
1
%
1
2
R22 20_0402_1%
12
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
DDR_B_DQS#6
DDR_B_D63
DDR_B_D48
DDR_A_MA8
DDR_A_MA5
DDR_A_DQS#1
DDR_A_CAS#
DDR_A_BS#0
DDR_A_D6
DDR_A_D52
DDR_A_D35
DDR_A_D27DDR_A_D26
DDR_A_D16DDR_B_DQS0
DDR_B_DM5
DDR_B_D60
DDR_B_D53
DDR_B_D20
DDR_B_D17
DDR_B_D11DDR_B_D10
DDR_A_MA12
DDR_A_DQS#5
DDR_A_DM7
DDR_A_D55
DDR_A_D5
DDR_A_D45
DDR_A_D29
DDR_A_D1
DDR_B_DQS7
DDR_B_CAS#
DDR_B_D62
DDR_B_D19
DDR_A_MA13
DDR_A_DQS5
DDR_A_DM6
DDR_A_BS#1
DDR_A_D48
DDR_A_D44
DDR_A_D20
DDR_A_D14
DDR_B_MA5
DDR_B_DQS#0
DDR_B_BS#0
DDR_B_D50
DDR_B_D41
DDR_B_D23
DDR_A_D47
DDR_A_D39
DDR_A_D31
DDR_B_WE#
DDR_B_MA1
DDR_B_DM2
DDR_B_DM0
DDR_B_D33
DDR_B_D24
DDR_A_MA4
DDR_A_DQS7
DDR_A_D40
DDR_A_D38DDR_A_D37
DDR_A_D2
DDR_B_MA7
DDR_B_MA13
DDR_B_D55
DDR_B_D32
DDR_B_D29DDR_B_D28
DDR_B_D21
DDR_A_MA11
DDR_A_DQS#4
DDR_A_DQS#0
DDR_A_DM5
DDR_A_BS#2
DDR_A_D63
DDR_A_D50
DDR_A_D19
DDR_A_D17
DDR_B_D8
DDR_B_D61
DDR_A_DQS4
DDR_A_DM4
DDR_A_D62
DDR_A_D54
DDR_A_D36
DDR_A_D11
DDR_B_DQS#5
DDR_B_DQS#3
DDR_B_DQS4
DDR_B_BS#2
DDR_B_D54
DDR_B_D52
DDR_B_D25
DDR_A_MA6
DDR_A_MA2
DDR_A_D9
DDR_A_D4
SB_RCVEN#
DDR_B_MA8
DDR_B_DQS6DDR_B_DQS5
DDR_B_DM4DDR_B_DM3
DDR_B_D5
DDR_B_D34
DDR_B_D14
DDR_B_D0
DDR_A_MA3
DDR_A_MA0
DDR_A_D34
DDR_A_D18
DDR_B_MA2
DDR_B_MA10DDR_B_D42
DDR_B_D39DDR_B_D38
DDR_B_D36
DDR_A_RAS#
DDR_A_MA10
DDR_A_DQS#3
DDR_A_D60
DDR_A_D46
DDR_A_D42
DDR_A_D28
DDR_B_MA4
DDR_B_D7DDR_B_D6
DDR_B_D46
DDR_B_D30
DDR_B_D18DDR_A_DQS3
DDR_A_DQS0
DDR_A_DM0
DDR_A_D59DDR_A_D58
DDR_A_D15
DDR_B_DM6
DDR_B_D57
DDR_B_D4
DDR_B_D35
DDR_B_D27
DDR_B_D2DDR_B_D1
DDR_A_MA1
DDR_A_D43
DDR_A_D41
DDR_A_D24
DDR_B_MA9
DDR_B_MA12DDR_B_MA11
DDR_B_DQS3DDR_B_DQS2
DDR_B_DM1
DDR_B_D56
DDR_B_D37
DDR_B_D16
DDR_B_D12
DDR_A_WE#
DDR_A_DQS1
DDR_A_D51
DDR_A_D22
DDR_A_D12
DDR_A_D0
DDR_B_DQS#2DDR_B_DQS#1
DDR_B_D59
DDR_B_D51
DDR_B_D47
DDR_A_MA9
DDR_A_DQS#2
DDR_A_DQS2
DDR_A_D7
DDR_A_D61
DDR_A_D56
DDR_A_D32
DDR_A_D30
DDR_A_D21
DDR_B_RAS#
DDR_B_BS#1
DDR_B_D9
DDR_B_D45
DDR_B_D43
DDR_B_D40
DDR_B_D15
DDR_A_DQS#6
DDR_A_DM2
DDR_A_D53
DDR_A_D49
DDR_A_D10
DDR_B_MA0
DDR_B_DQS#7
DDR_B_D58
DDR_B_D44
DDR_B_D3
DDR_B_D13
DDR_A_MA7
DDR_A_DQS#7
DDR_A_DQS6
DDR_A_DM3
DDR_A_DM1DDR_A_D8
DDR_A_D57
DDR_B_MA6
DDR_B_MA3
DDR_B_DQS#4
DDR_B_DQS1
DDR_B_DM7
DDR_B_D49
DDR_B_D31
DDR_B_D26
DDR_B_D22
SA_RCVEN#
DDR_A_D33
DDR_A_D3
DDR_A_D25
DDR_A_D23
DDR_A_D13
DDR_A_BS#0 13DDR_A_BS#1 13DDR_A_BS#2 13
DDR_A_DQS[0..7] 13
DDR_A_DQS#[0..7] 13
DDR_A_MA[0..13] 13
DDR_A_RAS# 13
DDR_A_D[0..63]13
DDR_B_BS#0 14DDR_B_BS#1 14DDR_B_BS#2 14
DDR_B_DM[0..7] 14
DDR_B_DQS[0..7] 14
DDR_B_DQS#[0..7] 14
DDR_B_MA[0..13] 14
DDR_B_RAS# 14
DDR_B_D[0..63]14
DDR_A_DM[0..7] 13DDR_A_CAS# 13 DDR_B_CAS# 14
DDR_A_WE# 13DDR_B_WE# 14
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1CRESTLINE((2/6)-DDR2 A/B CH
Custom
8 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
T1
D
D
R
S
Y
S
T
E
M
M
E
M
O
R
Y
B
U22E
CRESTLINE_1p0
SB_DQ_0AP49SB_DQ_1AR51
SB_DQ_10BA49SB_DQ_11BE50SB_DQ_12BA51SB_DQ_13AY49SB_DQ_14BF50SB_DQ_15BF49SB_DQ_16BJ50SB_DQ_17BJ44SB_DQ_18BJ43SB_DQ_19BL43
SB_DQ_2AW50
SB_DQ_20BK47SB_DQ_21BK49SB_DQ_22BK43SB_DQ_23BK42SB_DQ_24BJ41SB_DQ_25BL41SB_DQ_26BJ37SB_DQ_27BJ36SB_DQ_28BK41SB_DQ_29BJ40
SB_DQ_3AW51
SB_DQ_30BL35SB_DQ_31BK37SB_DQ_32BK13SB_DQ_33BE11SB_DQ_34BK11SB_DQ_35BC11SB_DQ_36BC13SB_DQ_37BE12SB_DQ_38BC12SB_DQ_39BG12
SB_DQ_4AN51
SB_DQ_40BJ10SB_DQ_41BL9SB_DQ_42BK5SB_DQ_43BL5SB_DQ_44BK9SB_DQ_45BK10SB_DQ_46BJ8SB_DQ_47BJ6SB_DQ_48BF4SB_DQ_49BH5
SB_DQ_5AN50
SB_DQ_50BG1SB_DQ_51BC2SB_DQ_52BK3SB_DQ_53BE4SB_DQ_54BD3SB_DQ_55BJ2SB_DQ_56BA3SB_DQ_57BB3SB_DQ_58AR1SB_DQ_59AT3
SB_DQ_6AV50
SB_DQ_60AY2SB_DQ_61AY3SB_DQ_62AU2SB_DQ_63AT2
SB_DQ_7AV49SB_DQ_8BA50SB_DQ_9BB50
SB_BS_0 AY17SB_BS_1 BG18SB_BS_2 BG36
SB_CAS# BE17
SB_DM_0 AR50SB_DM_1 BD49SB_DM_2 BK45SB_DM_3 BL39SB_DM_4 BH12SB_DM_5 BJ7SB_DM_6 BF3SB_DM_7 AW2
SB_DQS_0 AT50SB_DQS_1 BD50SB_DQS_2 BK46SB_DQS_3 BK39SB_DQS_4 BJ12SB_DQS_5 BL7SB_DQS_6 BE2SB_DQS_7 AV2
SB_DQS#_0 AU50SB_DQS#_1 BC50SB_DQS#_2 BL45SB_DQS#_3 BK38SB_DQS#_4 BK12SB_DQS#_5 BK7SB_DQS#_6 BF2SB_DQS#_7 AV3
SB_MA_0 BC18SB_MA_1 BG28
SB_MA_10 BG17SB_MA_11 BE37SB_MA_12 BA39SB_MA_13 BG13
SB_MA_2 BG25SB_MA_3 AW17SB_MA_4 BF25SB_MA_5 BE25SB_MA_6 BA29SB_MA_7 BC28SB_MA_8 AY28SB_MA_9 BD37
SB_RAS# AV16SB_RCVEN# AY18
SB_WE# BC17
D
D
R
S
Y
S
T
E
M
M
E
M
O
R
Y
A
U22D
CRESTLINE_1p0
SA_DQ_0AR43SA_DQ_1AW44
SA_DQ_10BG47SA_DQ_11BJ45SA_DQ_12BB47SA_DQ_13BG50SA_DQ_14BH49SA_DQ_15BE45SA_DQ_16AW43SA_DQ_17BE44SA_DQ_18BG42SA_DQ_19BE40
SA_DQ_2BA45
SA_DQ_20BF44SA_DQ_21BH45SA_DQ_22BG40SA_DQ_23BF40SA_DQ_24AR40SA_DQ_25AW40SA_DQ_26AT39SA_DQ_27AW36SA_DQ_28AW41SA_DQ_29AY41
SA_DQ_3AY46
SA_DQ_30AV38SA_DQ_31AT38SA_DQ_32AV13SA_DQ_33AT13SA_DQ_34AW11SA_DQ_35AV11SA_DQ_36AU15SA_DQ_37AT11SA_DQ_38BA13SA_DQ_39BA11
SA_DQ_4AR41
SA_DQ_40BE10SA_DQ_41BD10SA_DQ_42BD8SA_DQ_43AY9SA_DQ_44BG10SA_DQ_45AW9SA_DQ_46BD7SA_DQ_47BB9SA_DQ_48BB5SA_DQ_49AY7
SA_DQ_5AR45
SA_DQ_50AT5SA_DQ_51AT7SA_DQ_52AY6SA_DQ_53BB7SA_DQ_54AR5SA_DQ_55AR8SA_DQ_56AR9SA_DQ_57AN3SA_DQ_58AM8SA_DQ_59AN10
SA_DQ_6AT42
SA_DQ_60AT9SA_DQ_61AN9SA_DQ_62AM9SA_DQ_63AN11
SA_DQ_7AW47SA_DQ_8BB45SA_DQ_9BF48
SA_BS_0 BB19SA_BS_1 BK19SA_BS_2 BF29
SA_CAS# BL17
SA_DM_0 AT45SA_DM_1 BD44SA_DM_2 BD42SA_DM_3 AW38SA_DM_4 AW13SA_DM_5 BG8SA_DM_6 AY5
SA_DQS_0 AT46SA_DQS_1 BE48SA_DQS_2 BB43SA_DQS_3 BC37SA_DQS_4 BB16SA_DQS_5 BH6SA_DQS_6 BB2SA_DQS_7 AP3
SA_DM_7 AN6
SA_DQS#_0 AT47SA_DQS#_1 BD47SA_DQS#_2 BC41SA_DQS#_3 BA37SA_DQS#_4 BA16SA_DQS#_5 BH7SA_DQS#_6 BC1SA_DQS#_7 AP2
SA_MA_0 BJ19SA_MA_1 BD20
SA_MA_10 BC19SA_MA_11 BE28SA_MA_12 BG30SA_MA_13 BJ16
SA_MA_2 BK27SA_MA_3 BH28SA_MA_4 BL24SA_MA_5 BK28SA_MA_6 BJ27SA_MA_7 BJ25SA_MA_8 BL28SA_MA_9 BA28
SA_RAS# BE18SA_RCVEN# AY20
SA_WE# BA19T2
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
HSYNC_R
VSYNC_R
LVDSB1+
LVDSB1-
LVDSBC+LVDSBC-
LVDSA0+
LVDSA0-
LVDSAC-LVDSAC+
LVDSA2-
LVDSA2+
LVDSB2+
LVDSB2-
LVDSA1-
LVDSA1+
LVDSB0+
LVDSB0-
TV_COMPSTV_LUMATV_CRMA
CRT_R
CRT_G
CRT_B
CRT_G
CRT_B
CRT_R
CRT_VSYNC
CRT_HSYNC3VDDCDA3VDDCCL
GMCH_LVDDEN
GMCH_ENBKL
EDID_DAT_LCDEDID_CLK_LCD
PEG_RXN13PEG_RXN14
PEG_RXN0PEG_RXN1
PEG_RXN3PEG_RXN4
PEG_RXN6
PEG_RXP2PEG_RXP3
PEG_RXP5PEG_RXP6
PEG_RXP8PEG_RXP9
PEG_RXP11PEG_RXP12
PEG_RXP14PEG_RXP15
PEG_RXN9
PEG_RXN12
PEG_RXN15
PEG_RXN2
PEG_RXN5
PEG_RXP0PEG_RXP1
PEG_RXP4
PEG_RXP7
PEG_RXP10
PEG_RXP13
PEGCOMP
PEG_RXN7PEG_RXN8
PEG_RXN10PEG_RXN11
PEG_TXP15PEG_TXP14PEG_TXP13PEG_TXP12
PEG_TXP8PEG_TXP9PEG_TXP10PEG_TXP11
PEG_TXP4PEG_TXP5PEG_TXP6PEG_TXP7
PEG_TXP0PEG_TXP1PEG_TXP2PEG_TXP3
PEG_M_TXP5PEG_M_TXP4PEG_M_TXP3
PEG_M_TXP10
PEG_M_TXP6
PEG_M_TXP2
PEG_M_TXP7
PEG_M_TXP12
PEG_M_TXP9
PEG_M_TXP11
PEG_M_TXP8
PEG_M_TXP14
PEG_M_TXP1
PEG_M_TXP15
PEG_M_TXP0
PEG_M_TXP13
PEG_M_TXN4PEG_M_TXN3
PEG_M_TXN6
PEG_M_TXN9PEG_M_TXN10
PEG_M_TXN7
PEG_M_TXN12
PEG_M_TXN14PEG_M_TXN15
PEG_M_TXN1PEG_M_TXN0
PEG_TXN5
PEG_TXN11
PEG_M_TXN5
PEG_M_TXN2
PEG_M_TXN8
PEG_M_TXN13
PEG_M_TXN11PEG_TXN12PEG_TXN13
PEG_TXN10
PEG_TXN14
PEG_TXN4
PEG_TXN6
PEG_TXN1PEG_TXN0
PEG_TXN15
PEG_TXN7PEG_TXN8
PEG_TXN2PEG_TXN3
PEG_TXN9
TV_LUMA
TV_CRMA
TV_COMPS
EDID_CLK_LCDEDID_DAT_LCD
LVDSB1+37
LVDSB1-37
LVDSA0+37
LVDSA0-37
LVDSAC+37LVDSAC-37
LVDSA2-37
LVDSA2+37
LVDSB2-37
LVDSB2+37
LVDSA1-37
LVDSA1+37
LVDSB0-37
LVDSB0+37
LVDSBC-37LVDSBC+37
TV_COMPS17TV_LUMA17TV_CRMA17
CRT_R17
CRT_G17
CRT_B17
CRT_HSYNC17
CRT_VSYNC17
3VDDCDA173VDDCCL17
GMCH_ENBKL16
GMCH_LVDDEN16
PEG_RXP[0..15] 18
PEG_RXN[0..15] 18
PEG_M_TXP[0..15] 18
PEG_M_TXN[0..15] 18
CFG137
CFG77
CFG87
CFG57
CFG167
CFG197
CFG97
CFG207
CFG127
EDID_CLK_LCD37EDID_DAT_LCD37
+3VS
+3VS
+3VS
+3VS
+VCC_PEG
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1CRESTLINE((3/6)-VGA/LVDS/TV
Custom
9 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
For Calero: 255ohm For Crestline:1.3kohm
For Calero: 1.5Kohm For Crestline:2.4kohm
PEGCOMP trace widthand spacing is 20/25 mils.
CFG9
CFG[17:3] have internal pull upCFG[19:18] have internal pull down
Strap Pin Table
CFG[15:14] Reserved
Reserved
Reserved
CFG[2:0] FSB Freq select
(PCIE Graphics Lane Reversal)
1 = Low Power mode0 = Normal mode
0 = Reverse Lane
1 = Reverse Lane
*
01 = XOR Mode Enabled10 = All Z Mode Enabled11 = Normal Operation
010 = FSB 800MHz011 = FSB 667MHzOthers = Reserved
(Lane number in Order)
CFG[18:17] Reserved
SDVO_CTRLDATA
1 = PCIE/SDVO are operating simu.
*
*
*
*
00 = Reserved
0 = DMI x 2
*0 = Disabled
*
(Default)
0 = No SDVO Device Present
0 = Normal Operation
1 = SDVO Device Present
1 = Enabled
CFG8 (Low power PCIE)
CFG[13:12] (XOR/ALLZ)
CFG[11:10]
CFG20 (PCIE/SDVO concurrent)
CFG7 (CPU Strap)
CFG6
CFG16 (FSB Dynamic ODT)
CFG19 (DMI Lane Reversal)
CFG5 (DMI select)
1 = Mobile CPU0 = Reserved
1 = DMI x 4
1 = Normal Operation
*0 = Only PCIE or SDVO is operational.
*
R62 2.4K_0402_1% 12
R592.2K_0402_5%
UMA@
1
2
R6624.9_0402_1%
1 2
C243 0.1U_0402_16V4ZVGA@
R27 4.02K_0402_1%@1 2
C279 0.1U_0402_16V4ZVGA@
C223 0.1U_0402_16V4ZVGA@
C239 0.1U_0402_16V4ZVGA@
R415 150_0603_1%UMA@12
C258 0.1U_0402_16V4ZVGA@
R429 10K_0402_5%
1 2
C264 0.1U_0402_16V4ZVGA@
C242 0.1U_0402_16V4ZVGA@
R413 4.02K_0402_1%@1 2
C233 0.1U_0402_16V4ZVGA@
R32 4.02K_0402_1%@1 2
R419 150_0603_1%UMA@12
R33 4.02K_0402_1%@1 2
R422 39_0402_1%
1 2
C261 0.1U_0402_16V4ZVGA@
C282 0.1U_0402_16V4ZVGA@
C218 0.1U_0402_16V4ZVGA@
R25 4.02K_0402_1%@1 2
C221 0.1U_0402_16V4ZVGA@
C257 0.1U_0402_16V4ZVGA@
R424 39_0402_1%
1 2 C256 0.1U_0402_16V4ZVGA@
C278 0.1U_0402_16V4ZVGA@
C263 0.1U_0402_16V4ZVGA@C235 0.1U_0402_16V4ZVGA@
C262 0.1U_0402_16V4ZVGA@
R414 150_0603_1%UMA@12
C284 0.1U_0402_16V4ZVGA@
R425 10K_0402_5%
1 2
R55 4.02K_0402_1%@1 2
C222 0.1U_0402_16V4ZVGA@
C241 0.1U_0402_16V4ZVGA@
C234 0.1U_0402_16V4ZVGA@
C224 0.1U_0402_16V4ZVGA@
R29 4.02K_0402_1%@1 2
C217 0.1U_0402_16V4ZVGA@
C236 0.1U_0402_16V4ZVGA@
C276 0.1U_0402_16V4ZVGA@
C259 0.1U_0402_16V4ZVGA@
R421 150_0603_1%UMA@12
C283 0.1U_0402_16V4ZVGA@
C277 0.1U_0402_16V4ZVGA@
R26 4.02K_0402_1%@1 2
C281 0.1U_0402_16V4ZVGA@
R418 150_0603_1%UMA@12
R52 2.2K_0402_5%1 2
LVDS
P
C
I
-
E
X
P
R
E
S
S
G
R
A
P
H
I
C
S
TVVGA
U22C
CRESTLINE_1p0
PEG_COMPI N43PEG_COMPO M43
PEG_RX#_0 J51PEG_RX#_1 L51PEG_RX#_2 N47PEG_RX#_3 T45PEG_RX#_4 T50PEG_RX#_5 U40PEG_RX#_6 Y44PEG_RX#_7 Y40PEG_RX#_8 AB51PEG_RX#_9 W49
PEG_RX#_10 AD44PEG_RX#_11 AD40PEG_RX#_12 AG46PEG_RX#_13 AH49PEG_RX#_14 AG45PEG_RX#_15 AG41
PEG_RX_0 J50PEG_RX_1 L50PEG_RX_2 M47PEG_RX_3 U44PEG_RX_4 T49PEG_RX_5 T41PEG_RX_6 W45PEG_RX_7 W41PEG_RX_8 AB50PEG_RX_9 Y48
PEG_RX_10 AC45PEG_RX_11 AC41PEG_RX_12 AH47PEG_RX_13 AG49PEG_RX_14 AH45PEG_RX_15 AG42
PEG_TX#_0 N45
PEG_TX#_10 AC46
PEG_TX#_3 N51PEG_TX#_4 R50PEG_TX#_5 T42PEG_TX#_6 Y43PEG_TX#_7 W46PEG_TX#_8 W38PEG_TX#_9 AD39
PEG_TX#_1 U39
PEG_TX#_11 AC49PEG_TX#_12 AC42PEG_TX#_13 AH39PEG_TX#_14 AE49PEG_TX#_15 AH44
PEG_TX#_2 U47
PEG_TX_0 M45PEG_TX_1 T38PEG_TX_2 T46PEG_TX_3 N50PEG_TX_4 R51PEG_TX_5 U43PEG_TX_6 W42PEG_TX_7 Y47PEG_TX_8 Y39PEG_TX_9 AC38
PEG_TX_10 AD47PEG_TX_11 AC50PEG_TX_12 AD43PEG_TX_13 AG39PEG_TX_14 AE50PEG_TX_15 AH43
L_CTRL_CLKE39L_CTRL_DATAE40L_DDC_CLKC37L_DDC_DATAD35L_VDD_ENK40
LVDS_IBGL41LVDS_VBGL43LVDS_VREFHN41LVDS_VREFLN40LVDSA_CLK#D46LVDSA_CLKC45
LVDSA_DATA#_0G51LVDSA_DATA#_1E51LVDSA_DATA#_2F49
LVDSA_DATA_1E50LVDSA_DATA_2F48
LVDSB_CLK#D44LVDSB_CLKE42
LVDSB_DATA#_0G44LVDSB_DATA#_1B47LVDSB_DATA#_2B45
LVDSB_DATA_1A47LVDSB_DATA_2A45
L_BKLT_ENH39
TVA_DACE27TVB_DACG27TVC_DACK27
TVA_RTNF27TVB_RTNJ27TVC_RTNL27
CRT_BLUEH32CRT_BLUE#G32
CRT_DDC_CLKK33CRT_DDC_DATAG35
CRT_GREENK29CRT_GREEN#J29
CRT_HSYNCF33CRT_TVO_IREFC32
CRT_REDF29CRT_RED#E29
CRT_VSYNCE33
LVDSA_DATA_0G50
LVDSB_DATA_0E44
L_BKLT_CTRLJ40
TV_DCONSEL_0M35TV_DCONSEL_1P33
R562.2K_0402_5%
UMA@
1
2
R416 150_0603_1%UMA@12
R4171.3K_0402_1%
1
2
C225 0.1U_0402_16V4ZVGA@
C219 0.1U_0402_16V4ZVGA@
R58 4.02K_0402_1%@1 2
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
+1.25VS_A_SM
+VCCP
+V1.25VS_AXF
+1.25VS
+1.25VS_DMI
+1.8V_SM_CK
+3VS_HV
+VCC_PEG
+1.25VS_PEGPLL
+1.25VS
+1.25VS_AXD
+1.25VS_A_SM_CK
+3VS_PEG_BG
+3VS
+1.8V_TXLVDS
+3VS +3VS_DAC_BG
+3VS +3VS_DAC_CRT
+3VS+3VS_TVDACA
+3VS+3VS_TVDACB
+3VS+3VS_TVDACC
+1.8V
+1.8V_LVDS
+1.5VS+1.5VS_QDAC
+3VS_TVDACA
+3VS_TVDACB
+3VS_TVDACC
+1.25VS_PEGPLL
+1.25VS_HPLL
+1.5VS_TVDAC
+1.8V_LVDS
+1.5VS_QDAC
+1.8V_TXLVDS
+1.25VS_MPLL
+1.25VS_DPLLB
+1.25VS_HPLL
+1.25VS_DPLLA
+3VS_DAC_BG
VCCSYNC+3VS
+3VS_DAC_CRT
+1.8V_TXLVDS
+1.8V
+1.25VS_HPLL
+1.25VS+1.25VS_MPLL
+1.25VS
+VCC_PEG+VCCP
+1.25VS
+1.25VS_PEGPLL +1.25VS
+1.25VS+V1.25VS_AXF
+1.25VS+1.25VS_DMI +1.8V+1.8V_SM_CK
+1.25VS_DPLLA
+1.25VS_DPLLB
+1.25VS
+1.25VS
+1.5VS+1.5VS_TVDAC
+VCCP
+3VS
+VCCP_D
+3VS_HV
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1CRESTLINE(4/6)-PWR
Custom
10 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
20 mils
40 mils
20mils
0316 add
0316 add
0316 add
0316 add
0317 change value
0317 change value
0316 add 04/10 no stuff
04/10 stuff
C165
0.1U_0402_16V4Z
1
2
R36
0_0603_5%UMA@
12
C55
22U_0805_6.3V
4Z
1
2
C94
0.1U_0402_16V
4Z
1
2
C77
1U_0603_10V
4Z
1
2
C14
0.47U_0603_10V
7K
1
2
C
1
3
8
2.2U_0805_16V
4Z
1
2
C117
0.1U_0402_16V
4Z
UMA@
1
2
C96
0.1U_0402_16V
4Z
UMA@
1
2
C13
0.1U_0402_16V4Z
1
2
+C199
220U_D
2_4VM
1
2
R435
0_0805_5%
@12
C58
0.022U_0402_16V
7K
UMA@
1
2
R428
0_0402_5%
12
C66
0.022U_0402_16V
7K
UMA@
1
2
R433
10U_FLC-453232-100K_0.25A_10%
1 2
R37
0_0603_5%
12
C116
0.022U_0402_16V
7K
UMA@
1
2
R74
0_0603_5%UMA@
12
+C8
150U_D_6.3VM
1
2
C11
0.1U_0402_16V4Z
1
2
C54
0_0402_5%VGA@
U22
PMVGA@
C534
10U_0805_10V
4Z
1
2
R49
0_0603_5%UMA@
12
C533
10U_0805_10V
6K
1
2
C54
0.1U_0402_16V
4Z
UMA@
1
2
R390_0603_5%
UMA@
1 2
C82
0.1U_0402_16V
4Z
1
2
R431
10U_FLC-453232-100K_0.25A_10%
1 2
C152
1U_0603_10V
4Z
UMA@
1
2
R43
0_0603_5%UMA@
12
C46
0.1U_0402_16V
4Z
UMA@
1
2
R398
MBK2012121YZF_0805
12
+C198
330U_D2E_2.5VM_R7
1
2
C525
10U_0805_10V4Z
1
2
R35
0_0603_5%UMA@
12
C117
0_0402_5%VGA@
C34
1U_0603_10V4Z
1
2
C164
0.1U_0402_16V
4Z
1
2
C
1
3
5
0.47U_0603_10V
7K
1
2
C158
1000P_0402_50V7K
UMA@
1
2
C
9
2
4.7U_0805_10V
4Z
1
2
C65
0_0402_5%VGA@
R21
0_0805_5%
1 2
R240_0603_5%
1 2
C12
0.47U_0603_10V
7K
1
2
C
1
2
9
4.7U_0805_10V
4Z
1
2
C76
0.022U_0402_16V
7K
UMA@
1
2
L4BLM18PG121SN1D_0603
12
C65
0.1U_0402_16V
4Z
UMA@
1
2
C168
0.1U_0402_16V
4Z
1
2
C166
0.1U_0402_16V
4Z
1
2
D16
CH751H-40PT_SOD323-2
2 1
R69
0_0603_5%UMA@
12
C64
0.1U_0402_16V
4Z
UMA@
1
2
C179
10U_0805_10V
4Z
1
2
C152
0_0603_5%VGA@
C139
0.1U_0402_16V
4Z
1
2
+C181
220U_D
2_4VM
1
2
C36
10U_0805_10V
4Z
1
2
R54
0_0603_5%UMA@
1 2
R730_0603_5%
1 2
C155
10U_0805_10V
6K
UMA@
1
2
C
2
4
4.7U_0805_10V
4Z
1
2
R72
0_0603_5%
12
C524
10U_0805_10V4Z
1
2
R28
0_0805_5%
1 2
C78
0.022U_0402_16V
7K
1
2
C29
4.7U_0805_6.3V6K
1
2
C79
0.1U_0402_16V
4Z
1
2
C21
0.47U_0603_10V
7K
1
2
C75
1U_0402_6.3V
4Z
1
2
C87
10U_0805_10V
6K
1
2
C28
22U_0805_6.3V4Z
1
2
R397
MBK2012121YZF_0805
12
R34
0_0805_5%
1 2
+ C156220U_D2_4VM_R15
UMA@
1
2
R41
0_0805_5%
1 2
C158
0_0402_5%VGA@
C43
0.1U_0402_16V
4Z
1
2
C163
0.1U_0402_16V
4Z
1
2
C49
22U_0805_6.3V
4Z
1
2
POWER
C
R
T
P
L
L
A
P
E
G
A
S
M
T
V
D
T
V
/
C
R
T
L
V
D
S
V
T
T
L
F
P
E
G
S
M
C
K
A
X
D
A
X
F
V
T
T
D
M
I
H
V
A
C
K
A
L
V
D
S
U22H
CRESTLINE_1p0
VTT_19 T2VTT_20 R3VTT_21 R2VTT_22 R1
VCCD_CRTM32
VCCA_PEG_BGK50
VCCA_PEG_PLLU51
VCCA_CRT_DAC_1A33VCCA_CRT_DAC_2B33
VCCA_DPLLAB49
VCCA_DPLLBH49
VCCA_HPLLAL2
VCCA_LVDSA41
VCCA_MPLLAM2
VCCA_TVA_DAC_1C25VCCA_TVA_DAC_2B25VCCA_TVB_DAC_1C27VCCA_TVB_DAC_2B27VCCA_TVC_DAC_1B28VCCA_TVC_DAC_2A28
VCCD_PEG_PLLU48
VTT_15 T7VTT_16 T6VTT_17 T5VTT_18 T3
VTT_12 T11VTT_13 T10VTT_14 T9
VCCSYNCJ32
VCCD_HPLLAN2
VTT_1 U13VTT_2 U12
VTT_4 U9VTT_5 U8VTT_6 U7VTT_7 U5VTT_8 U3VTT_9 U2
VTT_10 U1VTT_11 T13
VTT_3 U11
VCCA_SM_CK_1BC29VCCA_SM_CK_2BB29
VCCA_DAC_BGA30
VCCD_TVDACL29
VTTLF1 A7VTTLF2 F2VTTLF3 AH1
VCC_RXR_DMI_1 AH50VCC_RXR_DMI_2 AH51
VCC_SM_CK_1 BK24VCC_SM_CK_2 BK23VCC_SM_CK_3 BJ24VCC_SM_CK_4 BJ23
VCCD_LVDS_1J41
VCCD_QDACN28
VCC_AXD_2 AU28VCC_AXD_3 AU24
VCC_AXD_5 AT25
VCC_AXF_1 B23VCC_AXF_2 B21VCC_AXF_3 A21
VCCA_SM_1AW18VCCA_SM_2AV19VCCA_SM_3AU19VCCA_SM_4AU18VCCA_SM_5AU17
VCCA_SM_7AT22VCCA_SM_8AT21VCCA_SM_9AT19
VCC_DMI AJ50
VCC_TX_LVDS A43
VSSA_DAC_BGB32
VSSA_LVDSB41
VSSA_PEG_BGK49
VCC_HV_1 C40VCC_HV_2 B40
VCC_PEG_1 AD51
VCCA_SM_10AT18VCCA_SM_11AT17VCCA_SM_NCTF_1AR17VCCA_SM_NCTF_2AR16
VCCD_LVDS_2H42
VCC_PEG_2 W50VCC_PEG_3 W51VCC_PEG_4 V49VCC_PEG_5 V50
VCC_AXD_NCTF AR29
VCC_AXD_4 AT29
VCC_AXD_6 AT30
VCC_AXD_1 AT23
R51
0_0603_5%
12
C56
0.022U_0402_16V
7K
UMA@
1
2
R426
10_0402_5%
12
C38
1U_0603_10V
4Z
1
2
C64
0_0402_5%VGA@
C47
22U_0805_6.3V
4Z
1
2
C97
0.022U_0402_16V
7K
UMA@
1
2
R76
0_0805_5%12
C154
1000P_0402_50V7K
1
2
C96
0_0402_5%VGA@
C68
1U_0603_10V
4Z
1
2
C58
0_0402_5%VGA@
C162
10U_0805_10V
4Z
1
2
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
VCCSM_LF1
VCCSM_LF7
VCCSM_LF2VCCSM_LF3
VCCSM_LF6
VCCSM_LF4VCCSM_LF5
+VCCP
+VCCP
+VCCGFX
+1.8V
+VCCGFX
+VCCP+VCCP
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1CRESTLINE((5/6)-PWR/GND
Custom
11 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
Check : power
C53
0.1U_0402_16V4Z
1
2
C133
0.47U_0402_6.3V6K
1
2
C159
1U_0603_10V4Z
1
2
R53
0_0603_5%
1 2
C111
0.22U_0402_10V4Z
1
2
C122
0.22U_0402_10V4Z
1
2
C26
10U_0805_10V4Z
1
2
+C125
330U_D2E_2.5VM_R7
1
2
C86
0.1U_0402_16V4Z
1
2
C114
22U_0805_6.3V4Z
1
2
C18
0.22U_0603_10V7K
1
2
C88
0.22U_0402_10V4Z
1
2
C17
0.1U_0402_16V4Z
1
2
C126
10U_0805_10V4Z
1
2
C19
0.1U_0402_16V4Z
1
2
+C211220U
_D2_4VM
_R15
1
2
C39
4.7U_0603_6.3V6K
1
2
C22
0.1U_0402_16V4Z
1
2
C16
0.22U_0402_10V4Z
1
2
C99
0.01U_0402_16V7K
1
2
C48
1U_0603_10V4Z
1
2
C143
22U_0805_6.3V4Z
1
2
C51
0.1U_0402_16V4Z
1
2
C45
10U_0805_10V4Z
1
2
C145
1U_0603_10V4Z
1
2
+C9
330U_D2E_2.5VM_R7
1
2
C52
0.1U_0402_16V4Z
1
2
C27
10U_0805_10V4Z
1
2
C37
0.1U_0402_16V4Z
1
2
POWER
V
C
C
C
O
R
E
V
C
C
S
M
V
C
C
G
F
X
V
C
C
G
F
X
N
C
T
F
V
C
C
S
M
L
F
U22G
CRESTLINE_1p0
VCC_5AC32
VCC_6AK32VCC_7AJ31VCC_8AJ28VCC_9AH32VCC_10AH31VCC_11AH29VCC_12AF32
VCC_2AT34
VCC_4AC31
VCC_SM_10BA35
VCC_SM_20BF33
VCC_SM_30BJ34
VCC_SM_6AW35VCC_SM_7AY35VCC_SM_8BA32VCC_SM_9BA33
VCC_SM_11BB33VCC_SM_12BC32VCC_SM_13BC33VCC_SM_14BC35VCC_SM_15BD32VCC_SM_16BD35VCC_SM_17BE32VCC_SM_18BE33VCC_SM_19BE35
VCC_SM_2AU33
VCC_SM_21BF34VCC_SM_22BG32VCC_SM_23BG33VCC_SM_24BG35VCC_SM_25BH32VCC_SM_26BH34VCC_SM_27BH35VCC_SM_28BJ32VCC_SM_29BJ33
VCC_SM_3AU35
VCC_SM_31BK32VCC_SM_32BK33VCC_SM_33BK34VCC_SM_34BK35
VCC_AXG_NCTF_10 U17VCC_AXG_NCTF_11 U19VCC_AXG_NCTF_12 U20VCC_AXG_NCTF_13 U21VCC_AXG_NCTF_14 U23VCC_AXG_NCTF_15 U26VCC_AXG_NCTF_16 V16VCC_AXG_NCTF_17 V17VCC_AXG_NCTF_18 V19VCC_AXG_NCTF_19 V20
VCC_AXG_NCTF_2 T18
VCC_AXG_NCTF_20 V21VCC_AXG_NCTF_21 V23VCC_AXG_NCTF_22 V24VCC_AXG_NCTF_23 Y15VCC_AXG_NCTF_24 Y16VCC_AXG_NCTF_25 Y17VCC_AXG_NCTF_26 Y19VCC_AXG_NCTF_27 Y20VCC_AXG_NCTF_28 Y21VCC_AXG_NCTF_29 Y23
VCC_AXG_NCTF_3 T19
VCC_AXG_NCTF_30 Y24VCC_AXG_NCTF_31 Y26VCC_AXG_NCTF_32 Y28VCC_AXG_NCTF_33 Y29VCC_AXG_NCTF_34 AA16VCC_AXG_NCTF_35 AA17VCC_AXG_NCTF_36 AB16VCC_AXG_NCTF_37 AB19VCC_AXG_NCTF_38 AC16VCC_AXG_NCTF_39 AC17
VCC_AXG_NCTF_4 T21
VCC_AXG_NCTF_40 AC19VCC_AXG_NCTF_41 AD15VCC_AXG_NCTF_42 AD16VCC_AXG_NCTF_43 AD17VCC_AXG_NCTF_44 AF16VCC_AXG_NCTF_45 AF19VCC_AXG_NCTF_46 AH15VCC_AXG_NCTF_47 AH16VCC_AXG_NCTF_48 AH17VCC_AXG_NCTF_49 AH19
VCC_AXG_NCTF_5 T22
VCC_AXG_NCTF_50 AJ16VCC_AXG_NCTF_51 AJ17VCC_AXG_NCTF_52 AJ19VCC_AXG_NCTF_53 AK16VCC_AXG_NCTF_54 AK19VCC_AXG_NCTF_55 AL16VCC_AXG_NCTF_56 AL17VCC_AXG_NCTF_57 AL19VCC_AXG_NCTF_58 AL20VCC_AXG_NCTF_59 AL21
VCC_AXG_NCTF_6 T23
VCC_AXG_NCTF_60 AL23VCC_AXG_NCTF_61 AM15VCC_AXG_NCTF_62 AM16VCC_AXG_NCTF_63 AM19
VCC_AXG_NCTF_65 AM21VCC_AXG_NCTF_66 AM23VCC_AXG_NCTF_67 AP15VCC_AXG_NCTF_68 AP16VCC_AXG_NCTF_69 AP17
VCC_AXG_NCTF_7 T25
VCC_AXG_NCTF_70 AP19VCC_AXG_NCTF_71 AP20VCC_AXG_NCTF_72 AP21
VCC_AXG_NCTF_8 U15VCC_AXG_NCTF_9 U16
VCC_SM_35BL33
VCC_SM_4AV33VCC_SM_5AW33
VCC_AXG_NCTF_1 T17VCC_1AT35
VCC_SM_1AU32
VCC_AXG_1R20VCC_AXG_2T14VCC_AXG_3W13VCC_AXG_4W14VCC_AXG_5Y12VCC_AXG_6AA20VCC_AXG_7AA23VCC_AXG_8AA26VCC_AXG_9AA28VCC_AXG_10AB21VCC_AXG_11AB24VCC_AXG_12AB29VCC_AXG_13AC20VCC_AXG_14AC21VCC_AXG_15AC23VCC_AXG_16AC24VCC_AXG_17AC26VCC_AXG_18AC28VCC_AXG_19AC29VCC_AXG_20AD20VCC_AXG_21AD23VCC_AXG_22AD24VCC_AXG_23AD28VCC_AXG_24AF21VCC_AXG_25AF26
VCC_AXG_27AH20VCC_AXG_28AH21VCC_AXG_29AH23VCC_AXG_30AH24
VCC_AXG_NCTF_73 AP23VCC_AXG_NCTF_74 AP24VCC_AXG_NCTF_75 AR20VCC_AXG_NCTF_76 AR21VCC_AXG_NCTF_77 AR23VCC_AXG_NCTF_78 AR24VCC_AXG_NCTF_79 AR26
VCC_13R30
VCC_AXG_31AH26
VCC_AXG_33AJ20VCC_AXG_34AN14
VCC_SM_LF1 AW45VCC_SM_LF2 BC39VCC_SM_LF3 BE39VCC_SM_LF4 BD17VCC_SM_LF5 BD4VCC_SM_LF6 AW8VCC_SM_LF7 AT6
VCC_AXG_26AA31
VCC_AXG_32AD31
VCC_3AH28
VCC_AXG_NCTF_64 AM20
VCC_SM_36AU30
VCC_AXG_NCTF_80 V26VCC_AXG_NCTF_81 V28VCC_AXG_NCTF_82 V29VCC_AXG_NCTF_83 Y31
C33
0.22U_0402_10V4Z
1
2
POWERV
C
C
N
C
T
F
V
S
S
N
C
T
F
V
S
S
S
C
B
V
C
C
A
X
M
V
C
C
A
X
M
N
C
T
F
U22F
CRESTLINE_1p0
VCC_NCTF_1AB33
VCC_NCTF_20AK37
VCC_NCTF_29AP35
VCC_NCTF_42U31
VCC_NCTF_9AF33VCC_NCTF_10AF36VCC_NCTF_11AH33VCC_NCTF_12AH35VCC_NCTF_13AH36VCC_NCTF_14AH37VCC_NCTF_15AJ33
VCC_NCTF_17AK33VCC_NCTF_18AK35VCC_NCTF_19AK36
VCC_NCTF_2AB36
VCC_NCTF_24AL33VCC_NCTF_25AL35
VCC_NCTF_3AB37
VCC_NCTF_30AP36VCC_NCTF_31AR35VCC_NCTF_32AR36
VCC_NCTF_38T30VCC_NCTF_39T34VCC_NCTF_40T35VCC_NCTF_41U29
VCC_NCTF_4AC33
VCC_NCTF_43U32VCC_NCTF_44U33VCC_NCTF_45U35VCC_NCTF_46U36
VCC_NCTF_48V33VCC_NCTF_49V36VCC_NCTF_50V37
VCC_NCTF_5AC35VCC_NCTF_6AC36VCC_NCTF_7AD35
VSS_NCTF_1 T27VSS_NCTF_2 T37VSS_NCTF_3 U24VSS_NCTF_4 U28VSS_NCTF_5 V31VSS_NCTF_6 V35
VSS_NCTF_8 AB17VSS_NCTF_9 AB35
VSS_NCTF_10 AD19
VCC_NCTF_8AD36
VSS_NCTF_7 AA19
VSS_NCTF_11 AD37VSS_NCTF_12 AF17
VSS_NCTF_14 AK17
VSS_NCTF_16 AM24VSS_NCTF_17 AP26
VSS_NCTF_19 AR15VSS_NCTF_20 AR19VSS_NCTF_21 AR28
VCC_NCTF_33Y32
VCC_AXM_4 AK24VCC_AXM_5 AK23VCC_AXM_6 AJ26VCC_AXM_7 AJ23
VCC_AXM_NCTF_1AL24VCC_AXM_NCTF_2AL26VCC_AXM_NCTF_3AL28VCC_AXM_NCTF_4AM26VCC_AXM_NCTF_5AM28VCC_AXM_NCTF_6AM29VCC_AXM_NCTF_7AM31
VCC_AXM_NCTF_10AP29VCC_AXM_NCTF_11AP31
VCC_AXM_NCTF_17AR31
VCC_NCTF_34Y33VCC_NCTF_35Y35VCC_NCTF_36Y36VCC_NCTF_37Y37 VSS_SCB1 A3
VSS_SCB2 B2VSS_SCB3 C1VSS_SCB4 BL1VSS_SCB5 BL51VSS_SCB6 A51
VCC_NCTF_26AA33VCC_NCTF_27AA35VCC_NCTF_28AA36
VCC_NCTF_16AJ35
VCC_NCTF_21AD33
VSS_NCTF_13 AF35
VCC_NCTF_22AJ36
VCC_AXM_3 AK29
VCC_AXM_NCTF_14AL29VCC_AXM_NCTF_15AL31VCC_AXM_NCTF_16AL32
VSS_NCTF_15 AM17
VCC_AXM_NCTF_8AM32VCC_AXM_NCTF_9AM33
VCC_NCTF_23AM35
VSS_NCTF_18 AP28
VCC_AXM_NCTF_12AP32VCC_AXM_NCTF_13AP33
VCC_AXM_NCTF_18AR32VCC_AXM_NCTF_19AR33
VCC_AXM_2 AT31VCC_AXM_1 AT33
VCC_NCTF_47V32
C151
22U_0805_6.3V4Z
1
2
C35
0.22U_0603_10V7K
1
2
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1CRESTLINE((6/6)-PWR/GND
Custom
12 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
VSS
U22J
CRESTLINE_1p0
VSS_199C46VSS_200C50VSS_201C7VSS_202D13VSS_203D24VSS_204D3VSS_205D32VSS_206D39VSS_207D45VSS_208D49VSS_209E10VSS_210E16VSS_211E24VSS_212E28VSS_213E32VSS_214E47VSS_215F19VSS_216F36VSS_217F4VSS_218F40VSS_219F50VSS_220G1VSS_221G13VSS_222G16VSS_223G19VSS_224G24VSS_225G28VSS_226G29VSS_227G33VSS_228G42VSS_229G45VSS_230G48VSS_231G8VSS_232H24VSS_233H28VSS_234H4VSS_235H45VSS_236J11VSS_237J16VSS_238J2VSS_239J24VSS_240J28VSS_241J33VSS_242J35VSS_243J39
VSS_245K12VSS_246K47VSS_247K8VSS_248L1VSS_249L17VSS_250L20VSS_251L24VSS_252L28VSS_253L3VSS_254L33VSS_255L49VSS_256M28VSS_257M42VSS_258M46VSS_259M49VSS_260M5VSS_261M50VSS_262M9VSS_263N11VSS_264N14VSS_265N17VSS_266N29VSS_267N32VSS_268N36VSS_269N39VSS_270N44VSS_271N49VSS_272N7VSS_273P19VSS_274P2VSS_275P23VSS_276P3VSS_277P50VSS_278R49VSS_279T39VSS_280T43VSS_281T47VSS_282U41VSS_283U45VSS_284U50
VSS_287 W11VSS_288 W39VSS_289 W43VSS_290 W47VSS_291 W5VSS_292 W7VSS_293 Y13VSS_294 Y2VSS_295 Y41
VSS_285V2VSS_286V3
VSS_296 Y45VSS_297 Y49VSS_298 Y5VSS_299 Y50VSS_300 Y11VSS_301 P29VSS_302 T29VSS_303 T31VSS_304 T33VSS_305 R28
VSS_306 AA32VSS_307 AB32VSS_308 AD32VSS_309 AF28VSS_310 AF29VSS_311 AT27VSS_312 AV25VSS_313 H50
VSS
U22I
CRESTLINE_1p0
VSS_1A13
VSS_198 C41
VSS_2A15VSS_3A17VSS_4A24VSS_5AA21VSS_6AA24VSS_7AA29VSS_8AB20VSS_9AB23VSS_10AB26VSS_11AB28VSS_12AB31VSS_13AC10VSS_14AC13VSS_15AC3VSS_16AC39VSS_17AC43
VSS_19AD1VSS_20AD21VSS_21AD26VSS_22AD29VSS_23AD3VSS_24AD41VSS_25AD45VSS_26AD49VSS_27AD5VSS_28AD50VSS_29AD8VSS_30AE10VSS_31AE14VSS_32AE6VSS_33AF20VSS_34AF23VSS_35AF24VSS_36AF31VSS_37AG2VSS_38AG38VSS_39AG43VSS_40AG47VSS_41AG50VSS_42AH3VSS_43AH40VSS_44AH41VSS_45AH7VSS_46AH9VSS_47AJ11VSS_48AJ13VSS_49AJ21VSS_50AJ24VSS_51AJ29VSS_52AJ32VSS_53AJ43VSS_54AJ45VSS_55AJ49VSS_56AK20VSS_57AK21VSS_58AK26VSS_59AK28VSS_60AK31VSS_61AK51VSS_62AL1VSS_63AM11VSS_64AM13VSS_65AM3VSS_66AM4VSS_67AM41VSS_68AM45VSS_69AN1VSS_70AN38VSS_71AN39VSS_72AN43VSS_73AN5VSS_74AN7VSS_75AP4VSS_76AP48VSS_77AP50VSS_78AR11VSS_79AR2VSS_80AR39VSS_81AR44VSS_82AR47VSS_83AR7VSS_84AT10VSS_85AT14VSS_86AT41VSS_87AT49
VSS_97AW1
VSS_100 AW24VSS_101 AW29VSS_102 AW32VSS_103 AW5VSS_104 AW7VSS_105 AY10VSS_106 AY24VSS_107 AY37VSS_108 AY42VSS_109 AY43VSS_110 AY45VSS_111 AY47VSS_112 AY50VSS_113 B10VSS_114 B20VSS_115 B24VSS_116 B29VSS_117 B30VSS_118 B35VSS_119 B38VSS_120 B43VSS_121 B46VSS_122 B5VSS_123 B8VSS_124 BA1VSS_125 BA17VSS_126 BA18VSS_127 BA2VSS_128 BA24VSS_129 BB12VSS_130 BB25VSS_131 BB40VSS_132 BB44VSS_133 BB49VSS_134 BB8VSS_135 BC16VSS_136 BC24VSS_137 BC25VSS_138 BC36VSS_139 BC40VSS_140 BC51VSS_141 BD13VSS_142 BD2VSS_143 BD28VSS_144 BD45VSS_145 BD48VSS_146 BD5VSS_147 BE1VSS_148 BE19VSS_149 BE23VSS_150 BE30VSS_151 BE42VSS_152 BE51VSS_153 BE8VSS_154 BF12VSS_155 BF16VSS_156 BF36VSS_157 BG19VSS_158 BG2VSS_159 BG24VSS_160 BG29VSS_161 BG39VSS_162 BG48VSS_163 BG5VSS_164 BG51VSS_165 BH17VSS_166 BH30VSS_167 BH44VSS_168 BH46VSS_169 BH8VSS_170 BJ11VSS_171 BJ13VSS_172 BJ38VSS_173 BJ4VSS_174 BJ42VSS_175 BJ46VSS_176 BK15VSS_177 BK17VSS_178 BK25VSS_179 BK29
VSS_88AU1VSS_89AU23VSS_90AU29VSS_91AU3VSS_92AU36VSS_93AU49VSS_94AU51VSS_95AV39VSS_96AV48
VSS_99AW16VSS_98AW12
VSS_180 BK36
VSS_182 BK44
VSS_184 BK8
VSS_186 BL13
VSS_188 BL22
VSS_18AC47
VSS_191 C12
VSS_193 C19
VSS_195 C29
VSS_197 C36
VSS_181 BK40
VSS_183 BK6
VSS_185 BL11
VSS_187 BL19
VSS_189 BL37VSS_190 BL47
VSS_192 C16
VSS_194 C28
VSS_196 C33
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
DDR_A_MA11
+DDR_MCH_REF1
DDR_CKE1_DIMMA
M_CLK_DDR0
M_CLK_DDR1
M_CLK_DDR#0
M_CLK_DDR#1
DDR_CKE1_DIMMA
DDR_CS0_DIMMA#
CLK_SMBCLK
DDR_A_MA1
DDR_A_MA10
DDR_A_MA3
DDR_A_MA9 DDR_A_MA7DDR_A_MA12
DDR_A_MA5
DDR_A_WE#
DDR_A_D8
DDR_A_D17DDR_A_D16
DDR_A_D27DDR_A_D26
DDR_A_DQS1
DDR_A_DQS0
DDR_A_DQS2
DDR_A_DM3
DDR_A_DM1
DDR_A_DM2
DDR_A_DM0
DDR_A_DQS4
DDR_A_DQS6
DDR_A_DQS7
CLK_SMBDATA
DDR_CKE0_DIMMA
DDR_A_MA8
DDR_CS1_DIMMA#
DDR_A_MA11
DDR_A_MA2DDR_A_MA0
DDR_A_MA4
DDR_A_MA6
DDR_A_CAS#
DDR_A_BS#1DDR_A_RAS#
DDR_A_D20DDR_A_D21
DDR_A_D53DDR_A_D52
DDR_A_D55
DDR_A_DM6
DDR_A_DM4
DDR_A_DM5
DDR_A_DM7
DDR_A_MA13
DDR_A_DQS5
DDR_A_BS#0
DDR_A_BS#2
DDR_A_DQS#0
DDR_A_DQS#1
DDR_A_DQS#2
DDR_A_DQS3DDR_A_DQS#3
DDR_A_DQS#4
DDR_A_DQS#5
DDR_A_DQS#6
DDR_A_DQS#7
DDR_A_MA6
M_ODT1
DDR_A_MA7
M_ODT0
DDR_A_D51DDR_A_D54DDR_A_D50
DDR_A_D49DDR_A_D48
DDR_A_D42
DDR_A_D35
DDR_A_D22DDR_A_D23
DDR_A_D12DDR_A_D13
DDR_A_D15 DDR_A_D10DDR_A_D9 DDR_A_D11
DDR_A_D14
DDR_A_D0DDR_A_D1
DDR_A_D3DDR_A_D2
DDR_A_D4
DDR_A_D5
DDR_A_D6
DDR_A_D7
DDR_A_D18DDR_A_D19
DDR_A_D31DDR_A_D30
DDR_A_D28DDR_A_D29DDR_A_D25DDR_A_D24
DDR_A_D32
DDR_A_D33DDR_A_D39
DDR_A_D38 DDR_A_D34
DDR_A_D44DDR_A_D40
DDR_A_D45
DDR_A_D41
DDR_A_D43
DDR_A_D46DDR_A_D47
DDR_A_D60DDR_A_D61 DDR_A_D57
DDR_A_D56
DDR_A_D58DDR_A_D63
DDR_A_D59DDR_A_D62
DDR_A_MA3
DDR_A_MA8
DDR_A_MA1
DDR_A_MA5
DDR_A_BS#0
DDR_CS1_DIMMA#
DDR_A_MA10
M_ODT1
DDR_A_CAS#DDR_A_WE#
DDR_CS0_DIMMA#DDR_A_RAS#
M_ODT0DDR_A_MA13
DDR_A_BS#2
DDR_A_MA9DDR_A_MA12
DDR_CKE0_DIMMA
DDR_A_MA0
DDR_A_MA4
DDR_A_BS#1
DDR_A_MA2
+DDR_MCH_REF1
DDR_A_MA14
DDR_A_MA14
DDR_A_D36DDR_A_D37
EC_RX_P80_CLK EC_RX_P80_CLK_R
DDR_A_DQS#[0..7]8
DDR_A_DQS[0..7]8
DDR_A_D[0..63]8
DDR_A_DM[0..7]8
DDR_A_MA[0..13]8
DDR_CKE0_DIMMA7
DDR_A_BS#28
DDR_A_BS#08DDR_A_WE#8
DDR_A_CAS#8
M_ODT17
DDR_CS1_DIMMA#7
M_CLK_DDR0 7M_CLK_DDR#0 7
DDR_CKE1_DIMMA 7
DDR_A_BS#1 8DDR_A_RAS# 8DDR_CS0_DIMMA# 7
M_CLK_DDR#1 7
M_ODT0 7
+DDR_MCH_REF1 14
CLK_SMBDATA14,15CLK_SMBCLK14,15
M_CLK_DDR1 7
PM_EXTTS#0 7
+DDR_MCH_REF114
EC_TX_P80_DATA14,33
EC_RX_P80_CLK14,33DDR_A_MA14 7
EC_RX_P80_CLK_R14
+1.8V
+3VS
+1.8V
+1.8V
+0.9VS
+1.8V
+0.9VS
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1DDRII-SODIMM SLOT1
Custom
13 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
Layout Note:Place these resistorclosely JP41,alltrace length Max=1.5"
Layout Note:Place near JP41
Layout Note:Place one cap close to every 2 pullup resistors terminated to +0.9VS
SO-DIMM ATop side
Layout Note: +DDR_MCH_REFtrace width andspacing is 20/20.
R19 0_0402_5%
1 2
C93
0.1U_0402_16V4Z
1
2C127
0.1U_0402_16V4Z
1
2
C153
2.2U_0805_16V4Z
1
2
C59
0.1U_0402_16V4Z
1
2
C146
0.1U_0402_16V4Z
1
2
RP2
56_0804_8P4R_5%
18273645
RP9
56_0804_8P4R_5%
18273645
RP7
56_0804_8P4R_5%
1 82 73 64 5
C63
0.1U_0402_16V4Z
1
2C115
0.1U_0402_16V4Z
1
2 C132
0.1U_0402_16V4Z
1
2
R
1
4
1
0
K
_
0
4
0
2
_
5
%
1
2
C67
0.1U_0402_16V4Z
1
2
R4256_0402_5%
1 2
R
1
3
1
0
K
_
0
4
0
2
_
5
%
1
2
C98
0.1U_0402_16V4Z
1
2
C148
2.2U_0805_16V4Z
1
2
C
2
5
4
0
.
1
U
_
0
4
0
2
_
1
6
V
4
Z
1
2
RP11
56_0804_8P4R_5%
1 82 73 64 5
+ C25470U_D2_2.5VM_R15
1
2
C141
0.1U_0402_16V4Z
1
2
JP3
FOX_ASOA426-M2RN-7FME@
VREF1VSS3DQ05DQ17VSS9DQS0#11DQS013VSS15DQ217DQ319VSS21DQ823DQ925VSS27DQS1#29DQS131VSS33DQ1035DQ1137VSS39
VSS41DQ1643DQ1745VSS47DQS2#49DQS251VSS53DQ1855DQ1957VSS59DQ2461DQ2563VSS65DM367NC69VSS71DQ2673DQ2775VSS77CKE079VDD81NC83BA285VDD87A1289A991A893VDD95A597A399A1101VDD103A10/AP105BA0107WE#109VDD111CAS#113NC/S1#115VDD117NC/ODT1119VSS121DQ32123DQ33125VSS127DQS4#129DQS4131VSS133DQ34135DQ35137VSS139DQ40141DQ41143VSS145DM5147VSS149DQ42151DQ43153VSS155DQ48157DQ49159VSS161NC,TEST163VSS165DQS6#167DQS6169VSS171DQ50173DQ51175VSS177DQ56179DQ57181VSS183DM7185VSS187DQ58189DQ59191VSS193SDA195SCL197VDDSPD199
VSS 2DQ4 4DQ5 6VSS 8DM0 10VSS 12DQ6 14DQ7 16VSS 18
DQ12 20DQ13 22
VSS 24DM1 26VSS 28CK0 30
CK0# 32VSS 34
DQ14 36DQ15 38
VSS 40
VSS 42DQ20 44DQ21 46
VSS 48NC 50
DM2 52VSS 54
DQ22 56DQ23 58
VSS 60DQ28 62DQ29 64
VSS 66DQS3# 68
DQS3 70VSS 72
DQ30 74DQ31 76
VSS 78NC/CKE1 80
VDD 82NC/A15 84NC/A14 86
VDD 88A11 90
A7 92A6 94
VDD 96A4 98A2 100A0 102
VDD 104BA1 106
RAS# 108S0# 110
VDD 112ODT0 114
NC/A13 116VDD 118
NC 120VSS 122
DQ36 124DQ37 126
VSS 128DM4 130VSS 132
DQ38 134DQ39 136
VSS 138DQ44 140DQ45 142
VSS 144DQS5# 146
DQS5 148VSS 150
DQ46 152DQ47 154
VSS 156DQ52 158DQ53 160
VSS 162CK1 164
CK1# 166VSS 168DM6 170VSS 172
DQ54 174DQ55 176
VSS 178DQ60 180DQ61 182
VSS 184DQS7# 186
DQS7 188VSS 190
DQ62 192DQ63 194
VSS 196SA0 198SA1 200
RP1
56_0804_8P4R_5%
1 82 73 64 5
C251
0.1U_0402_16V4Z
1
2
C6
0.1U_0402_16V4Z
1
2
R112
100_0402_1%
1
2
C123
0.1U_0402_16V4Z
1
2C119
0.1U_0402_16V4Z
1
2
R113
100_0402_1%
1
2
C71
0.1U_0402_16V4Z
1
2C112
0.1U_0402_16V4Z
1
2 C74
0.1U_0402_16V4Z
1
2
C41
2.2U_0805_16V4Z
1
2
C134
0.1U_0402_16V4Z
1
2
R4656_0402_5%
1 2
RP6
56_0804_8P4R_5%
18273645
C42
2.2U_0805_16V4Z
1
2C
253
2.2U_0805_16V4Z
1
2
C144
2.2U_0805_16V4Z
1
2
R6156_0402_5%
1 2
C85
0.1U_0402_16V4Z
1
2
55
4
4
3
3
2
2
1
1
D D
C C
B B
A A
DDR_B_BS#2DDR_CKE2_DIMMB
DDR_B_MA9
DDR_B_MA12
DDR_B_MA7
DDR_B_MA6DDR_CKE3_DIMMB
DDR_B_MA11
M_ODT2DDR_B_MA13
DDR_B_RAS#DDR_CS2_DIMMB#DDR_CS3_DIMMB#
M_ODT3
DDR_B_BS#0
DDR_B_MA10
DDR_B_MA8
DDR_B_CAS#DDR_B_WE#
DDR_B_MA4
DDR_B_BS#1
DDR_B_MA2DDR_B_MA0
DDR_B_MA1
DDR_B_MA5DDR_B_MA3
DDR_B_MA14
DDR_B_D54DDR_B_D51
DDR_B_D49
DDR_B_DM4
DDR_B_D12
DDR_B_D33
DDR_CS3_DIMMB#
DDR_B_D11
DDR_B_D52
DDR_B_MA10
DDR_B_D55
DDR_B_D44DDR_B_D40
DDR_CKE2_DIMMB
DDR_B_D10
DDR_B_D63
M_CLK_DDR#2
DDR_B_D47
DDR_B_D56
DDR_B_DM5
DDR_B_D27
DDR_B_DQS#3
DDR_B_D22
DDR_B_D41
DDR_B_MA8
DDR_B_BS#2
DDR_B_D3
DDR_B_D1
CLK_SMBDATA
DDR_B_D39
DDR_B_D36
M_CLK_DDR#3
DDR_B_MA1
DDR_B_DQS#2
DDR_B_D0
DDR_B_D60
DDR_B_DM6
DDR_B_D48
DDR_B_D43
DDR_B_D16
DDR_B_D5
M_ODT3
DDR_B_BS#0
DDR_B_D62
M_CLK_DDR2
DDR_CS2_DIMMB#
DDR_B_MA7
DDR_B_D6
DDR_B_D4
DDR_B_D53
DDR_B_MA4
DDR_B_MA11
DDR_B_D29
DDR_B_D23
DDR_B_D15
DDR_B_MA12
DDR_B_D30
DDR_B_DM3
DDR_B_D9DDR_B_D8
DDR_B_DQS#0
EC_RX_P80_CLK_R
DDR_B_MA6
DDR_B_MA14
M_CLK_DDR3
DDR_B_D7
DDR_B_DM0
DDR_B_D50
DDR_B_D42
M_ODT2
DDR_B_D26
DDR_B_DQS4
DDR_B_D17
DDR_B_D2
DDR_B_D57
DDR_B_D34
DDR_B_DQS#4
DDR_B_WE#
DDR_B_D18
DDR_B_DQS2
DDR_B_DQS#5
DDR_B_DQS#6
DDR_B_MA13
DDR_B_RAS#DDR_B_BS#1
DDR_B_MA0
DDR_CKE3_DIMMB
DDR_B_D35
DDR_B_D31
DDR_B_DQS1
DDR_B_DQS#7
DDR_B_DQS5
DDR_B_D59
DDR_B_D61
DDR_B_CAS#
DDR_B_D20
DDR_B_DQS7
DDR_B_D46
CLK_SMBCLK
DDR_B_DQS6
DDR_B_D38
DDR_B_D37
DDR_B_D21
DDR_B_D14
DDR_B_D13
DDR_B_D19
+DDR_MCH_REF1
DDR_B_D24
DDR_B_MA5DDR_B_MA2
DDR_B_DQS3
DDR_B_DM1
DDR_B_MA3
DDR_B_MA9
DDR_B_D25
DDR_B_DQS0
DDR_B_D58
DDR_B_DM7
DDR_B_D45
DDR_B_DM2
DDR_B_D32
DDR_B_D28
DDR_B_DQS#1
DDR_B_DQS#[0..7]8
DDR_B_DQS[0..7]8
DDR_B_D[0..63]8
DDR_B_MA[0..13]8
DDR_B_DM[0..7]8
DDR_CKE3_DIMMB 7
DDR_CS2_DIMMB# 7
+DDR_MCH_REF1 13
CLK_SMBCLK13,15CLK_SMBDATA13,15
DDR_B_WE#8
DDR_B_BS#1 8DDR_B_RAS# 8
DDR_B_CAS#8
M_ODT37
DDR_CKE2_DIMMB7
DDR_CS3_DIMMB#7
DDR_B_BS#28
DDR_B_BS#08
M_ODT2 7
M_CLK_DDR2 7M_CLK_DDR#2 7
M_CLK_DDR3 7M_CLK_DDR#3 7
PM_EXTTS#1 7
EC_TX_P80_DATA13,33
EC_RX_P80_CLK13,33DDR_B_MA14 7
EC_RX_P80_CLK_R13
+1.8V
+3VS+3VS
+1.8V
+1.8V
+0.9VS
+0.9VS
Title
Size Document Number Rev
Date: Sheet o f
Security Classification Compal Secret Data
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIALAND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&DDEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINSMAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Issued Date Deciphered Date
IGT30 LA-3571P 0.1DDRII-SODIMM SLOT2
14 47Monday, December 25, 2006
2006/08/04 2006/10/06Compal Electronics, Inc.
SO-DIMM B
Layout Note:Place near JP42
Layout Note:Place one cap close to every 2 pullup resistors terminated to +0.9VS
Layout Note:Place these resistorclosely JP42,alltrace length Max=1.5"
+ C81470U_D2_2.5VM_R15
1
2
C249
0.1U_0402_16V4Z
1
2
RP4
56_0804_8P4R_5%
1 82 73 64 5
RP12
56_0804_8P4R_5%
1 82 73 64 5
RP13
56_0804_8P4R_5%
18273645
R396
10K_0402_5%
1
2
C118
0.1U_0402_16V4Z
1
2
RP5
56_0804_8P4R_5%
1 82 73 64 5
C136
0.1U_0402_16V4Z
1
2
R4456_0402_5%
1 2
C157
2.2U_0805_16V4Z
1
2
C7
0.1U_0402_16V4Z
1
2
C62
0.1U_0402_16V4Z
1
2
R395
10K_0402_5%
1 2
C32
2.2U_0805_16V4Z
1
2
C149
2.2U_0805_16V4Z
1
2
JP4
FOX_AS0A426-MARG-7F
VREF1VSS3DQ05DQ17VSS9DQS0#11DQS013VSS15DQ217DQ319VSS21DQ823DQ925VSS27DQS1#29DQS131VSS33DQ1035DQ1137VSS39
VSS41DQ1643DQ1745VSS47DQS2#49DQS251VSS53DQ1855DQ1957VSS59DQ2461DQ2563VSS65DM367NC69VSS71DQ2673DQ2775VSS77CKE079VDD81NC83BA285VDD87A1289A991A893VDD95A597A399A1101VDD103A10/AP105BA0107WE#109VDD111CAS#113NC/S1#115VDD117NC/ODT1119VSS121DQ32123DQ33125VSS127DQS4#129DQS4131VSS133DQ34135DQ35137VSS139DQ40141DQ41143
VSS 2DQ4 4DQ5 6VSS 8DM0 10VSS 12DQ6 14DQ7 16VSS 18
DQ12 20DQ13 22
VSS 24DM1 26VSS 28CK0 30
CK0# 32VSS 34
DQ14