+ All Categories
Home > Documents > EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated...

EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated...

Date post: 01-Mar-2021
Category:
Upload: others
View: 1 times
Download: 0 times
Share this document with a friend
1
Eigenaar: L. Deroye - ... Wulmersumsesteenweg 310 3300 Hakendover (Tienen) Tienen 11de Afd. Hakendover, sectie C nr. 113g Eigenaar: G. Kinnaert - ... Wulmersumsesteenweg 332 3300 Hakendover (Tienen) Tienen 11de Afd. Hakendover, sectie C nr. 113s voortuin: gras voortuin: gras WONING TYPE B type 3/4(5/7) terreinoppervlakte + 2a 94ca WONING TYPE B type 3/4(5/7) terreinoppervlakte + 2a 94ca WONING TYPE A type 3/4(5/7) terreinoppervlakte + 3a 33ca WONING TYPE C type 3/4(5/7) terreinoppervlakte + 3a 13ca LOT 5 HOOGSTAMBOOMGAARD terreinoppervlakte + 12a 00ca paal- en draadafsluiting paal- en draadafsluiting BEPLANTING TUIN gras paal- en draadafsluiting paal- en draadafsluiting OPRIT 19,20 in waterdoorlatende klinkers OPRIT 17,65 in waterdoorlatende klinkers OPRIT 17,90 in waterdoorlatende klinkers OPRIT 30,10 in waterdoorlatende klinkers TERRAS 14,50 in waterdoorlatende klinkers TERRAS 13,40 in waterdoorlatende klinkers TERRAS 14,50 in waterdoorlatende klinkers TERRAS 17,65 in waterdoorlatende klinkers helling 2cm/m helling 2cm/m RWA RWA helling 2cm/m helling 2cm/m RWA RWA plat dakdakkapel plat dakdakkapel plat dakdakkapel plat dakdakkapel RWA RWA RWA RWA RWA RWA RWA RWA RWA RWA RWA RWA RWA RWA RWA RWA LOT 1 huisnr. 322 LOT 2 huisnr. 324 TE BOUWEN: 4 WONINGEN HELLEND DAK: horizontale dakopp. 273,30 m² LOT 3 huisnr. 326 LOT 4 huisnr. 328 PLAT DAK TOEGANG: dakopp. 21,60 PLAT DAK TOEGANG: dakopp. 21,60 DAKKAPEL (4x): horizontale dakopp. 5,70 WONING NR. 322 WONING NR. 324 WONING NR. 326 WONING NR. 328 - + 7.95 - - + 5.85 - + 5.85 - + 5.56 - + 11.33 - + 13.14 - + 26.50 - + 18.19 - + 18.34 - + 18.50 - + 5.66 - + 0.73 - + 5.45 - + 10.00 - + 30.00 - + 32.46 - + 32.61 - + 32.77 - + 5.90 - + 5.89 - + 5.89 - + 6.70 - + 39.15 - + 30.20 - + 64.26 Eigenaar: Gilicon NV gevolgmachtigd door Christophe Gilis Wulmersumsesteenweg 326 3300 Hakendover (Tienen) Tienen 11de Afd. Hakendover, sectie C nr. 113b²-113c²-113e² ca. 24a 32ca terreinprofiel A terreinprofiel A' as van de rijweg (asfalt) WULMERSUMSESTEENWEG gemeenteweg goot borduur goot voetpad: betondallen borduur RWA RWA DWA elektriciteits-/ verlichtingspaal voetpad: betondallen H2O H2O H2O H2O H2O H2O hydrant elektriciteits-/ verlichtingspaal terreinprofiel B' terreinprofiel B foto 2 3 4 foto 1 foto 5 foto 6 7 8 10 11 foto 9 foto +012 +012 +000 +000 +082 +045 +088 +045 +111 +045 +136 +045 +125 +045 +109 +045 +099 +045 +111 +111 +094 +094 +097 +097 +061 +061 -001 -001 +049 +049 +089 +089 +093 +093 +075 +075 +011 +011 -012 -012 -017 -017 -094 -094 +058 +058 +037 +037 -025 -025 -071 -071 -043 -043 +021 +021 +014 +014 -062 -062 -068 -068 -092 -092 -088 -088 +004 +004 -010 -010 -018 -018 +007 +007 +016 +016 +002 +002 +012 +012 +001 +001 +051 +019 +004 +004 +002 +002 -014 -014 -012 -012 +002 +002 +029 +029 +014 +014 +014 +014 +013 +013 +028 +028 +014 +014 +028 +028 +037 +037 +051 +050 +051 +050 +062 +050 +062 +050 +057 +050 +110 +50 0-peil straatwoningen tov referentie landmeting +050 +035 +035 +035 +087 +087 +108 +108 +106 +106 -015 -015 -029 -029 -026 -026 +032 +032 +048 +048 +041 +041 -014 -014 -022 -022 N 5000 403 434 300 1210 420 175 203 20 130 30 241 300 1630 175 502 338 253 253 285 48 48 285 253 253 390 40 112 590 585 585 682 112 2555 690 571 571 573 730 585 585 557 10 302 270 270 303 400 100 100 386 270 270 301 400 230 230 WONING nr. 310 WONING nr. 332 INPLANTING - nieuwe toestand- schaal 1.250
Transcript
Page 1: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

1

EE241 - Spring 2013Advanced Digital Integrated Circuits

Lecture 2: Scaling Trends and Features of Modern Technologies

2

Announcements

Sign up for Piazza if you haven’t already

Page 2: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

2

3

Assigned Reading

R.H. Dennard et al, “Design of ion-implanted MOSFET's with very small physical dimensions” IEEE Journal of Solid-State Circuits, April 1974.

Just the scaling principles

C.G. Sodini, P.-K. Ko, J.L. Moll, "The effect of high fields on MOS device and circuit performance," IEEE Trans. on Electron Devices, vol. 31, no. 10, pp. 1386 - 1393, Oct. 1984.

K.-Y. Toh, P.-K. Ko, R.G. Meyer, "An engineering model for short-channel MOS devices" IEEE Journal of Solid-State Circuits, vol. 23, no. 4, pp. 950-958, Aug. 1988.

T. Sakurai, A.R. Newton, "Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas," IEEE Journal of Solid-State Circuits, vol. 25, no. 2, pp. 584 - 594, April 1990.

4

Outline

Scaling issues

Technology scaling trends

Features of modern technologiesLithography

Process technologies

Page 3: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

3

Part 1:Technology

A. Scaling Trends

Page 4: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

4

7

Transistor Counts

Doubles every 2 years

8

0.1

1

10

100

1000

10000

1970 1975 1980 1985 1990 1995 2000 2005 2010

Fre

qu

ency

[MH

z]

Frequency Trends in Intel's Microprocessors

4004

8008

8080

8086

8088

80286

386DX

486DX486DX4

Pentium

Pentium Pro Pentium II

Pentium MMX

Pentium III

Pentium 4

ItaniumItanium II

Core2

i7

Frequency

Has been doublingevery 2 years

Nearly flat

Page 5: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

5

9

0.1

1

10

100

1000

1970 1975 1980 1985 1990 1995 2000 2005 2010

Po

wer

[W

]

Power Trends in Intel's Microprocessors

4004

80088080

8086

8088

80286

386DX

486DX

Pentium

Pentium Pro

Pentium II

Pentium III Pentium 4

ItaniumItanium II Core 2

i7

Power Dissipation

Has been > doublingevery 2 years

Has to stay ~constant

B. Scaling Issues

Page 6: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

6

11

p substrate, doping *NA

L/xd/

GATE

n+ source

n+ drain

WIRINGVoltage, V /

W/tox/

CMOS Scaling Rules

SCALING:Voltage: V/Oxide: tox /Wire width: W/Gate width: L/Diffusion: xd /Substrate: * NA

RESULTS:Higher Density:

~2

Higher Speed: ~Power/ckt: ~1/2

Power Density:~Constant

R. H. Dennard et al., IEEE J. Solid State Circuits, (1974).

11Å

12

CMOS Scaling

Two 30nm transistors (then and now)

Page 7: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

7

13

Transistor ScalingShrink by 30%

“Contacted gate pitch”Shrink by 30%

28nmC. Auth, VLSI’12

Gate pitch scales 0.7x every nodeIntel 22nm: contacted gate pitch 90nm

14

0.1

1

10

100

1000

10000

10 100 1000Lg [nm]

V DD

I DSAT

T inv

V Th

Ideal I DSAT

Ideal V DD

Ideal T inv

Ideal V Th

Ideal vs. Real Scaling

Leakage slows down VTh, VDD scaling

[µA/µm]

[x10V]

[ps]

[V]

Page 8: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

8

15

Technology Flavors

LP keeps drain leakage constant

16

32nm Technology Flavors (Intel)

Page 9: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

9

17

Lg, R, C scaling

With scaling L, need to scale up doping - scale junction depth (control leakage) – S/D resistance goes up

External resistance limits current

m

10000

1000

100

10

10

1

0.1

0.01

nm130nm

90nm

70nm

50nm

Gate Length65nm

35nm

1970 1980 1990 2000 2010 2020

45nm

32nm

22nm

~30nm

0.7X every 2 years

Nominal feature size

180nm

250nm

/D DS channel extI V R R

18

Parasitic Capacitance Scaling

S. Thompson, Materials Today, 2006.

Reality: Overlap + fringe can be 50% of Cchannel in 32nm

Page 10: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

10

C. 32/28nm Technology Features

20

Technology Features

Lithography implications (this lecture)Restrictions on design

Implications on design variability

FEOL features (next lecture)

Models

Page 11: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

11

21

EE 141 Technology vs. 32/28nmFEOL

0.25m featuresLg ~ 240nm248nm lithographyNo OPC, liberal design rulesSiO2 oxide, 3.5nm106 dopant atomsLOCOSNobody knew what ‘strain’ isVelocity saturatedNo SD leakageNo gate leakageOne transistor flavor

BEOLAl interconnectSiO2 ILD4-5 M layersNo CMP, no density rules

FEOL32nm technologyLg = 30-35nm193nm immersion lithographyOPC, restricted design rulesHf-based dielectric~102 dopant atomsSTIStrained silicon in channelVelocity saturatedIDS,off ~ 100nA/µmLow gate leakageMany transistor flavors

BEOLCu interconnectLo-k ILD8-11 M layersCMP, density rules

22

Step-and-Scan Lithography

Page 12: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

12

23

Lithography Scaling

m

10000

1000

100

10

10

1

0.1

0.01

nm

130nm90nm

65nm

1970 1980 1990 2000 2010 2020

45nm32nm

22nm

Nominal feature size scaling

180nm250nm

365nm248nm

193nm

EUV 13nm

EUV – Technology of the future (forever)?

24

Sub-Wavelength Lithography

Light projected through a gap

Mask

193nm light

Lightintensity

Lightintensity

Page 13: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

13

25

Sub-Wavelength Lithography

Decrease Presently: 193 nm (ArF excimer laser)(Distant?) future: EUV

Increase NA = nsinαMaximum n is 1 in airPresently: ~0.92-1.35Immersion

Result: Shrinking k1Presently: 0.35 – 0.4Theoretical limit: 0.25

1CD k

NA

min 1

1930.25 50

0.92nm

CD k nmNA

45nm technology beyond resolution limit

26

Litho: How to Enhance Resolution?

Immersion

Off-axis illumination

Optical proximity correction

Phase-shifting masks

Double patterning

Page 14: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

14

27

Litho: Immersion

Project through a drop of liquid

nwater = 1.47

IBM

min 1

1930.25 35

1.35nm

CD k nmNA

28

Litho: Illumination

Amplifies certain pitches/rotations at expense of others

Regular Illumination

Many off-axis designs (OAI)

Annular

Quadrupole / Quasar

Dipole +

or

A.Kahng, ICCAD’03

Page 15: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

15

29

Litho: Resolution Enhancement

J.Hartmann, ISSCC’07

30

OPCOptical Proximity Correction (OPC) modifies layout to compensate for process distortions

Add non-electrical structures to layout to control diffraction of light

Rule-based (past) or model-based

A.Kahng, ICCAD’03

Design Mask

OPC Fracture

Page 16: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

16

31

Restricted Design Rules

J.Hartmann, ISSCC’07

Also: note poly density rules

32

Litho: Phase-Shift Masks

Phase Shifting Masks (PSM)Creates interference fringes on the wafer Interference effects boost contrast Phase Masks can make extremely small lines

conventional maskglass Chrome

Electric field at mask

Intensity at wafer

phase shifting mask

Phase shifter

A.Kahng, ICCAD’03

Page 17: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

17

33

Litho: Current Options (Beyond 22nm)

Immersion lithographyUse high index (NA ~ 1.6-1.7, k1 < 0.3)

Double patterningNA ~ 1.2-1.35

EUV lithography (?) = 13.5nm

34

Litho: Double Patterning

Double exposure double etchDouble exposure double etch

Pitch split

Double exposure single etchDipole decomposition (DDL)

Pack-unpack for contact

Resist freeze technology

Sidewall image transfer (SIT)

From Colburn, VLSI Technology 2008 Workshop

Page 18: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

18

35

Double-Exposure Double-EtchStarting layout Line + cut split Cut over line

Result:SRAM image from K. Mistry, IEDM’07

36

Pitch Split Double ExposureStarting layout Split pattern Overlay

With overlay misalignment

Page 19: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

19

37

32nm Examples

Single exposure Double exposure

IEDM’08

38

Litho: Design Implications

Forbidden directionsDepends on illumination type

Poly lines in other directions can exist but need to be thicker

Forbidden pitchesNulls in the interference pattern

Forbidden shapes in PSM

Assist featuresIf a transistor doesn’t have a neighbor, let’s add a dummy

Page 20: EE241 - Spring 2013bwrcs.eecs.berkeley.edu/.../Lectures/Lecture2...Advanced Digital Integrated Circuits Lecture 2: Scaling Trends and Features of Modern Technologies 2 ... 9 0.1 1

20

39

Next Lecture

Technology features

Transistor models

Reading: Transistor models

Recommended