Date post: | 21-Jun-2015 |
Category: |
Engineering |
Upload: | ansys-inc |
View: | 914 times |
Download: | 3 times |
© 2014 ANSYS, Inc.6/23/2014 111
Thermal Reliability for FinFET and 3D-IC Designs
Design Automation Conference 2014
© 2014 ANSYS, Inc.6/23/2014 222
Technology Trends and Thermal Challenges
65nm 40nm 28nm 20nm 16nm
Higher Integration on 3D-IC
Thermal Interaction on Chips
Increasing Gate Density
Elevated Thermal Impact
Higher Drive Strength Devices
Higher EM(T) Impact
Shift from Planar to FinFET
© 2014 ANSYS, Inc.6/23/2014 333
Thermal Reliability
• EM (Electromigration) is the gradual displacement of metal atoms due to high current density
– Causing open/short circuits
• High temperature (T) accelerates EM, a thermal reliability issue
– Limiting allowable current density
• On-chip Tmax control and thermal run-away avoidance
Open
Short
© 2014 ANSYS, Inc.6/23/2014 444
Impact of Self-heating on FinFET
• Higher temperature on FinFET expected– For smaller Lg or higher Fin height, Max. Temp increased
– 3D narrower fin structure and lower thermalconductivity in substrate causing heat trap
• 25ºC increase on FinFET degrades expected lifetime by 3x to 5x on device and metal layers
• How to estimate temperature rises?– FEOL (devices), BEOL (wires), and their thermal couplings
SHRIVASTAVA et al.: INSIGHT TOWARD HEAT TRANSPORT AND MODELING
FRAMEWORK, IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012
© 2014 ANSYS, Inc.6/23/2014 555
Thermal Coupling Due to Self-Heating
FinFET devices with self-heating
BEOL wire self-heating couplingsFunction of Width, Irms, Layer
FinFET
Function of Rth, finger number, fin number, Power
© 2014 ANSYS, Inc.6/23/2014 666
Thermal Coupling Effects in BEOL
The
rmal
co
up
ling
be
twe
en
wir
es T
Distance from heat source
© 2014 ANSYS, Inc.6/23/2014 777
Red
Haw
k To
tem
Self-heat Flow in RedHawk/Totem
Tech file / LIB /
Dev ModelsLEF/DEF/GDS
DSPF
w/ Signal RCFoundry SH Input
CTM
P/G wire Iavg infoSignal wire Irms info
Self-heat calculation
including thermal coupling
Wire Self-heat ReportInst Self-heat ReportThermal Profile /
Back-annotation
Power EM Run Signal EM Run
© 2014 ANSYS, Inc.6/23/2014 888
Example Metal Layer Temperature and EM Maps
M2 Temp Map
Signal EM (M2) Map
© 2014 ANSYS, Inc.6/23/2014 999
Chip Thermal Interaction on 3D-IC
Courtesy of Renesas in 3D-ASIP, 2013
FEM analysis results (Temperature contours)
Image Sensor thermal analysis Lid, die,
wires, metals, solders modeled in Sentinel-TI
© 2014 ANSYS, Inc.6/23/2014 101010
Temperature Maps
Thermal BCPower Maps
CTMChip Thermal
Models
Chip-Package-System Thermal Solution
IC Simulation for Thermal-aware EM
(RedHawk/Totem)
3D-IC Chip/Pkg Simulation
(Sentinel-TI)
System Simulation
(Icepak)
Chip-aware
System Thermal
Analysis
System-aware
Chip Thermal EM
Analysis
© 2014 ANSYS, Inc.6/23/2014 111111
Sentinel-TIRedHawk / Totem
On-chip Thermal-Aware EM Flow
Back-annotation
kT
E
na
eJAMTTF
Black’s equation for mean-time-to-failure (MTTF)
Temp increase causes EM limit decrease
Power Library
Temperature
EM Violations
With Temperature EffectChip Thermal Profile
EM Violations
Uniform Temperature
IC Design Package Design
CTM
Generation
3D-IC/SoC
Thermal Analysis
CTM
Model
© 2014 ANSYS, Inc.6/23/2014 121212
Transient Thermal Responses Due to High/Low Power Mode Switching
Chip Power Map
Chip T Map
Power Mode Sequence in Time
time
Lo Lo LoHi Hi
𝑇 𝑥, 𝑦, 𝑧, 𝑡 =
0
𝑡
𝑇𝑠(𝑥, 𝑦, 𝑧, 𝑡 − 𝜏)𝜕𝑃(𝜏)
𝜕𝜏𝑑𝜏
T : Temperature resultsTs : Temperature response for power on, a step changeP : Power (map) on chips • Optimize thermal sensor placement
• Accurate Tmax determination
© 2014 ANSYS, Inc.6/23/2014 131313
Thermal Integrity Coverage
• Thermal-aware EM flow needed for tight
EM margin on advanced technologies
• Thermal related reliability check is a must
On-chip thermal-aware EM
• Measurement-based FEOL/BEOL
Delta-T formula for device/wire
self-heat
• Simulation-based thermal
coupling between wires
On-chip FinFET Delta-T
• CTM-based thermal analysis on
chip-package-system
• Good silicon correlation
SoC / 3D-IC Tmax
Thermal-aware EM
EM w/o Thermal
© 2014 ANSYS, Inc.6/23/2014 141414
Summary
• FinFET thermal reliability analysis requires accurate and fast thermal simulations
• FinFETs require BEOL and FEOL thermal coupling modeling for accuracy
• Chip-aware thermal analysis required for accurate package/system analysis
• System-aware thermal analysis required for accurate on-die temperatures
• Thermal-aware EM is mandatory for FinFET class designs